位置:SN74LVTH16646DLG4.B > SN74LVTH16646DLG4.B详情

SN74LVTH16646DLG4.B中文资料

厂家型号

SN74LVTH16646DLG4.B

文件大小

646.19Kbytes

页面数量

18

功能描述

3.3-V ABT 16-BIT BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVTH16646DLG4.B数据手册规格书PDF详情

Members of the Texas Instruments

Widebus Family

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static-Power

Dissipation

Support Mixed-Mode Signal Operation

(5-V Input and Output Voltages With

3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Ioff and Power-Up 3-State Support Hot

Insertion

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flowthrough Architecture Optimizes PCB

Layout

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds JESD 22

− 2000-V Human-Body Model (A114-A)

− 200-V Machine Model (A115-A)

description/ordering information

The ’LVTH16646 devices are 16-bit bus

transceivers and registers designed for

low-voltage (3.3-V) VCC operation, but with the

capability to provide a TTL interface to a 5-V

system environment.

These devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked

into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure

illustrates the four fundamental bus-management functions that can be performed with the ’LVTH16646

devices.

Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the

transceiver mode, data present at the high-impedance port may be stored in either register or in both. The

select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry

used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition

between stored and real-time data. DIR determines which bus receives data when OE is low. In the isolation

mode (OE high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function still is enabled and can be used to store and transmit

data. Only one of the two buses, A or B, can be driven at a time.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

更新时间:2025-10-12 15:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
SSOP56
693
TI
24+
TSSOP20)
7860
原装现货假一罚十
TI
25+
SSOP56
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可
TexasInstruments
18+
ICBUSTRANSCVR16BIT56SSOP
6800
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
56-SSOP
65200
一级代理/放心采购
TI
25+
SSOP-56
3854
就找我吧!--邀您体验愉快问购元件!
TI/德州仪器
23+
SSOP56
50000
全新原装正品现货,支持订货
TI
22+
56SSOP
9000
原厂渠道,现货配单
TI
25+
SSOP56
4500
全新原装、诚信经营、公司现货销售!
TI/德州仪器
23+
SSOP56
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO