位置:SN74LVTH16501DL > SN74LVTH16501DL详情
SN74LVTH16501DL中文资料
SN74LVTH16501DL数据手册规格书PDF详情
Members of the Texas Instruments
Widebus Family
UBT Transceiver Combines D-Type
Latches and D-Type Flip-Flops for
Operation in Transparent, Latched, or
Clocked Mode
State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V
Operation and Low Static-Power
Dissipation
Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
Support Unregulated Battery Operation
Down to 2.7 V
Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
Ioff and Power-Up 3-State Support Hot
Insertion
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
Flow-Through Architecture Optimizes PCB
Layout
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds JESD 22
− 2000-V Human-Body Model (A114-A)
− 200-V Machine Model (A115-A)
description/ordering information
The ’LVTH16501 devices are 18-bit universal bus transceivers designed for low-voltage (3.3-V) VCC operation,
but with the capability to provide a TTL interface to a 5-V system environment.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the devices operate in the transparent mode when
LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is
low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB is high, the
outputs are active. When OEAB is low, the outputs are in the high-impedance state.
Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are
complementary (OEAB is active high and OEBA is active low).
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor
and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by
the current-sinking/current-sourcing capability of the driver.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
SN74LVTH16501DL产品属性
- 类型
描述
- 型号
SN74LVTH16501DL
- 功能描述
通用总线函数 Tri-State ABT 18-Bit
- RoHS
否
- 制造商
Texas Instruments
- 逻辑类型
CMOS
- 逻辑系列
74VMEH
- 电路数量
1
- 传播延迟时间
10.1 ns
- 电源电压-最大
3.45 V
- 电源电压-最小
3.15 V
- 最大工作温度
+ 85 C
- 最小工作温度
0 C
- 封装/箱体
TSSOP-48
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
SSOP56 |
32360 |
TI/德州仪器全新特价SN74LVTH16501DLR即刻询购立享优惠#长期有货 |
|||
TI(德州仪器) |
24+ |
SSOP56300mil |
921 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
Texas Instruments |
24+ |
56-SSOP |
65300 |
一级代理/放心采购 |
|||
TI |
25+ |
SSOP-56 |
3854 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI(德州仪器) |
2021+ |
SSOP-56 |
499 |
||||
TI/德州仪器 |
23+ |
SSOP56 |
50000 |
全新原装正品现货,支持订货 |
|||
TI |
22+ |
56SSOP |
9000 |
原厂渠道,现货配单 |
|||
SN74LVTH16501DL |
457 |
457 |
|||||
TI/德州仪器 |
23+ |
SSOP56 |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
|||
TI/德州仪器 |
24+ |
SSOP56 |
1500 |
只供应原装正品 欢迎询价 |
SN74LVTH16501DLR 价格
参考价格:¥7.4948
SN74LVTH16501DL 资料下载更多...
SN74LVTH16501DL 芯片相关型号
- RMDX
- SN74LVTH16501DGGR
- SN74LVTH16501DGGR.B
- SN74LVTH16501DL.B
- SN74LVTH16501DLR
- SN74LVTH16501DLR.B
- SN74LVTH16501DLRG4.B
- TL16C552A
- TL16C552AFN
- TL16C552AFN.A
- TL16C552AFNG4
- TL16C552AFNR
- TL16C552AFNR.A
- TL16C552AIFN
- TL16C552AIFN.A
- TL16C5541
- TL16C554FNR
- TL16C554FNR.A
- TL16C554PN
- TL16C554PN.A
- TL16C554PNR
- TL16C554PNR.A
- TLC320AD50CSLASHI
- TLC320AD50I
- TLV1544CPW
- TLV1544CPW.A
- TLV1544CPWR
- TLV1544CPWR.A
- TMP175AQDRQ1
- TMP175AQDRQ1.B
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105