位置:SN74LVTH162373DGGR.B > SN74LVTH162373DGGR.B详情

SN74LVTH162373DGGR.B中文资料

厂家型号

SN74LVTH162373DGGR.B

文件大小

511.28Kbytes

页面数量

18

功能描述

3.3-V ABT 16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVTH162373DGGR.B数据手册规格书PDF详情

FEATURES

· Members of the Texas Instruments Widebus™

Family

· Output Ports Have Equivalent 22-W Series

Resistors, So No External Resistors Are

Required

· Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

· Support Unregulated Battery Operation Down

to 2.7 V

· Typical VOLP (Output Ground Bounce) <0.8 V

at VCC = 3.3 V, TA = 25°C

· Ioff and Power-Up 3-State Support Hot

Insertion

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

· Flow-Through Architecture Optimizes PCB

Layout

· Latch-Up Performance Exceeds 500 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

DESCRIPTION/ORDERING INFORMATION

The 'LVTH162373 devices are16-bit transparent D-type latches with 3-state outputs designed for low-voltage

(3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These

devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and

working registers.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or

low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the

bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines

without interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while

the outputs are in the high-impedance state.

The outputs, which are designed to source or sink up to 12 mA, include equivalent 22-W series resistors to

reduce overshoot and undershoot.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown

resistors with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;

the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

These devices can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the

Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the

D inputs.

更新时间:2025-10-14 10:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
16+
TSSOP-48
8000
原装现货请来电咨询
TI
24+
TSSOP-48
90000
一级代理商进口原装现货、假一罚十价格合理
TI/德州仪器
24+
TSSOP
12000
原装正品 有挂就有货
TI/德州仪器
23+
TSSOP48
50000
全新原装正品现货,支持订货
TI/德州仪器
TSSOP
125000
一级代理原装正品,价格优势,长期供应!
TI/德州仪器
24+
TSSOP
39197
郑重承诺只做原装进口现货
TI
23+
SSOP
7510
绝对全新原装!优势供货渠道!特价!请放心订购!
TI
23+
48SSOP
5000
原装正品,假一罚十
TI
24+
SSOP
7860
原装现货假一罚十
TI
24+
SSOP48
161