位置:SN74LVT125D1G4 > SN74LVT125D1G4详情

SN74LVT125D1G4中文资料

厂家型号

SN74LVT125D1G4

文件大小

736.95Kbytes

页面数量

21

功能描述

3.3-V ABT QUADRUPLE BUS BUFFER WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVT125D1G4数据手册规格书PDF详情

Supports Mixed-Mode Signal Operation

(5-V Input and Output Voltages With

3.3-V VCC)

Supports Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Ioff Supports Partial-Power-Down Mode

Operation

Bus-Hold Data Inputs Eliminate the Need

for External Pullup Resistors

Latch-Up Performance Exceeds 500 mA

Per JEDEC Standard JESD-17

ESD Protection Exceeds JESD 22

− 2000-V Human-Body Model (A114-A)

− 200-V Machine Model (A115-A)

description/ordering information

This bus buffer is designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide

a TTL interface to a 5-V system environment.

The SN74LVT125 features independent line drivers with 3-state outputs. Each output is in the high-impedance

state when the associated output-enable (OE) input is high.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,

preventing damaging current backflow through the device when it is powered down.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

更新时间:2025-11-22 15:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
SSOP14
100
TI
SSOP14
68500
一级代理 原装正品假一罚十价格优势长期供货
TEXASINSTRU
24+
原封装
571
原装现货假一罚十
TI
25+
SSOP
300
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
98P4
SSOP
2000
原装现货海量库存欢迎咨询
TI
460
全新原装 货期两周
TI
23+
SSOP
3700
绝对全新原装!现货!特价!请放心订购!
TI
24+
SSOP
6868
原装现货,可开13%税票
TI
24+/25+
1936
原装正品现货库存价优
N/A
17+
SOP
9888
全新进口原装,现货库存