位置:SN74LVC823APWT.B > SN74LVC823APWT.B详情

SN74LVC823APWT.B中文资料

厂家型号

SN74LVC823APWT.B

文件大小

585.63Kbytes

页面数量

21

功能描述

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVC823APWT.B数据手册规格书PDF详情

FEATURES

· Operates From 1.65 V to 3.6 V

· Inputs Accept Voltages to 5.5 V

· Max tpd of 7.9 ns at 3.3 V

· Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

· Typical VOHV (Output VOH Undershoot)

>2 V at VCC = 3.3 V, TA = 25°C

· Supports Mixed-Mode Signal Operation on All

Ports (5-V Input/Output Voltage With

3.3-V VCC)

· Ioff Supports Partial-Power-Down Mode

Operation

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

This 9-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.

The SN74LVC823A is designed specifically for driving highly capacitive or relatively low-impedance loads. It is

particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and

working registers.

With the clock-enable (CLKEN) input low, the nine D-type edge-triggered flip-flops enter data on the low-to-high

transitions of the clock. Taking CLKEN high disables the clock buffer, latching the outputs. This device has

noninverting data (D) inputs. Taking the clear (CLR) input low causes the nine Q outputs to go low,

independently of the clock.

更新时间:2025-10-12 10:20:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
5000
自己现货
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
2016+
SSOP24
3000
只做原装,假一罚十,公司可开17%增值税发票!
TI/德州仪器
23+
SSOP24
50000
全新原装正品现货,支持订货
TI/德州仪器
24+
SSOP24
1944
只供应原装正品 欢迎询价
TI/德州仪器
24+
NA/
5194
原厂直销,现货供应,账期支持!
ADI
23+
SSOP24
8000
只做原装现货
Texas Instruments(德州仪器)
24+
1
690000
代理渠道/支持实单/只做原装
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
TI/德州仪器
2450+
SSOP24
9850
只做原厂原装正品现货或订货假一赔十!