位置:SN74LVC823APW.B > SN74LVC823APW.B详情

SN74LVC823APW.B中文资料

厂家型号

SN74LVC823APW.B

文件大小

585.63Kbytes

页面数量

21

功能描述

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVC823APW.B数据手册规格书PDF详情

FEATURES

· Operates From 1.65 V to 3.6 V

· Inputs Accept Voltages to 5.5 V

· Max tpd of 7.9 ns at 3.3 V

· Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

· Typical VOHV (Output VOH Undershoot)

>2 V at VCC = 3.3 V, TA = 25°C

· Supports Mixed-Mode Signal Operation on All

Ports (5-V Input/Output Voltage With

3.3-V VCC)

· Ioff Supports Partial-Power-Down Mode

Operation

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

This 9-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.

The SN74LVC823A is designed specifically for driving highly capacitive or relatively low-impedance loads. It is

particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and

working registers.

With the clock-enable (CLKEN) input low, the nine D-type edge-triggered flip-flops enter data on the low-to-high

transitions of the clock. Taking CLKEN high disables the clock buffer, latching the outputs. This device has

noninverting data (D) inputs. Taking the clear (CLR) input low causes the nine Q outputs to go low,

independently of the clock.

更新时间:2025-10-13 15:23:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/BB
19+
面谈
6000
TSSOP24
HIT
23+
SOP20
5000
原装正品,假一罚十
TI
24+
TSSOP
70
本站库存
TI
24+
TSSOP
6000
进口原装正品假一赔十,货期7-10天
TI
25+
SOP-24
4955
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
2001
TSSOP
1150
原装现货海量库存欢迎咨询
INTERSIL
23+
TSSOP
8000
全新原装假一赔十
Texas Instruments
24+
24-TSSOP(0.173
56300
TI/德州仪器
2447
TSSOP24
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
25+
IC
9854
就找我吧!--邀您体验愉快问购元件!