位置:SN74LVC823ADGVR.B > SN74LVC823ADGVR.B详情

SN74LVC823ADGVR.B中文资料

厂家型号

SN74LVC823ADGVR.B

文件大小

585.63Kbytes

页面数量

21

功能描述

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVC823ADGVR.B数据手册规格书PDF详情

FEATURES

· Operates From 1.65 V to 3.6 V

· Inputs Accept Voltages to 5.5 V

· Max tpd of 7.9 ns at 3.3 V

· Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

· Typical VOHV (Output VOH Undershoot)

>2 V at VCC = 3.3 V, TA = 25°C

· Supports Mixed-Mode Signal Operation on All

Ports (5-V Input/Output Voltage With

3.3-V VCC)

· Ioff Supports Partial-Power-Down Mode

Operation

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

This 9-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.

The SN74LVC823A is designed specifically for driving highly capacitive or relatively low-impedance loads. It is

particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and

working registers.

With the clock-enable (CLKEN) input low, the nine D-type edge-triggered flip-flops enter data on the low-to-high

transitions of the clock. Taking CLKEN high disables the clock buffer, latching the outputs. This device has

noninverting data (D) inputs. Taking the clear (CLR) input low causes the nine Q outputs to go low,

independently of the clock.

更新时间:2025-10-13 13:58:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
TSOP24
2147
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
24+
TSOP24
2152
TI
23+
TSOP24
8560
受权代理!全新原装现货特价热卖!
TI
25+
TSOP24
4500
全新原装、诚信经营、公司现货销售!
TI
25+
TSOP24
2147
全新现货
Texas Instruments
24+
24-SOIC(0.295
56300
TI
25+
IC
4854
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
SOIC-20
499
TI
22+
24SOIC
9000
原厂渠道,现货配单
TI(德州仪器)
24+
SOP24300mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!