位置:SN74LVC16646ADLR > SN74LVC16646ADLR详情
SN74LVC16646ADLR中文资料
SN74LVC16646ADLR数据手册规格书PDF详情
FEATURES
· Member of the Texas Instruments Widebus™
Family
· Operates From 1.65 V to 3.6 V
· Inputs Accept Voltages to 5.5 V
· In Transparent Mode, Max tpd of 5.2 ns
at 3.3 V
· Typical VOLP (Output Ground Bounce)
< 0.8 V at VCC = 3.3 V, TA = 25°C
· Typical VOHV (Output VOH Undershoot)
> 2 V at VCC = 3.3 V, TA = 25°C
· Supports Mixed-Mode Signal Operation on
All Ports (5-V Input/Output Voltage With
3.3-V VCC)
· Ioff Supports Partial-Power-Down Mode
Operation
· Latch-Up Performance Exceeds 250 mA
Per JESD 17
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCC operation.
The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of
bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data
directly from the input bus or from the internal registers.
Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB
or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with
the SN74LVC16646A.
Output-enable (OE) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode,
data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and
SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control
eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and
real-time data. DIR determines which bus receives data when OE is low. In the isolation mode (OE high), A data
can be stored in one register and/or B data can be stored in the other register.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
When an output function is disabled, the input function still is enabled and can be used to store and transmit
data. Only one of the two buses, A or B, can be driven at a time.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators
in a mixed 3.3-V/5-V system environment.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
SN74LVC16646ADLR产品属性
- 类型
描述
- 型号
SN74LVC16646ADLR
- 功能描述
总线收发器 16BBusTrans Register
- RoHS
否
- 制造商
Fairchild Semiconductor
- 逻辑类型
CMOS
- 逻辑系列
74VCX
- 每芯片的通道数量
16
- 输入电平
CMOS
- 输出电平
CMOS
- 输出类型
3-State
- 高电平输出电流
- 24 mA
- 低电平输出电流
24 mA
- 传播延迟时间
6.2 ns
- 电源电压-最大
2.7 V, 3.6 V
- 电源电压-最小
1.65 V, 2.3 V
- 最大工作温度
+ 85 C
- 封装/箱体
TSSOP-48
- 封装
Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICBUSTRANSCVR16BIT56SSOP |
6800 |
公司原装现货/欢迎来电咨询! |
|||
Texas Instruments |
24+ |
56-SSOP |
65200 |
一级代理/放心采购 |
|||
TI |
25+ |
SSOP-56 |
4854 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI(德州仪器) |
2021+ |
SSOP-56 |
499 |
||||
TI/德州仪器 |
24+ |
SSOP-56 |
9600 |
原装现货,优势供应,支持实单! |
|||
TI |
22+ |
56SSOP |
9000 |
原厂渠道,现货配单 |
|||
TI(德州仪器) |
25+ |
SSOP56300mil |
2181 |
原装现货,免费供样,技术支持,原厂对接 |
|||
Texas Instruments(德州仪器) |
24+ |
NFBGA-337 |
690000 |
代理渠道/支持实单/只做原装 |
|||
24+ |
N/A |
75000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
Texas Instruments |
25+ |
56-BSSOP(0.295 7.50mm 宽) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
SN74LVC16646ADLR 价格
参考价格:¥5.6829
SN74LVC16646ADLR 资料下载更多...
SN74LVC16646ADLR 芯片相关型号
- PSJOOOS3B
- PSJOOOS3O
- PSJOOOS6A
- PSJOOOS6O
- PSJOOOSOA
- PSJOOOSOB
- PSJOOOSOO
- PSJOOOSXA
- PSJOOOSXO
- PSJOOSB3A
- PSJOOSB3B
- PSJOOSB3O
- PSJOOSB6A
- PSJOOSB6O
- PSJOOSBOA
- PSJOOSBOB
- PSJOOSBOO
- PSJOOSBXA
- PSJOOSBXO
- PSJOOSH3A
- PSJOOSH3B
- PSJOOSH3O
- PSJOOSH6A
- PSJOOSH6O
- SN74LVC16646A
- SN74LVC16646ADGGR
- SN74LVC16646ADGGR.B
- SN74LVC16646ADGVR
- SN74LVC16646ADL
- SN74LVC16646ADL.B
TI2相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108
