位置:SN74LV161APWRG4 > SN74LV161APWRG4详情

SN74LV161APWRG4中文资料

厂家型号

SN74LV161APWRG4

文件大小

929.6Kbytes

页面数量

29

功能描述

4-BIT SYNCHRONOUS BINARY COUNTERS

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LV161APWRG4数据手册规格书PDF详情

2-V to 5.5-V VCC Operation

Max tpd of 9.5 ns at 5 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Typical VOHV (Output VOH Undershoot)

>2.3 V at VCC = 3.3 V, TA = 25°C

Support Mixed-Mode Voltage Operation on

All Ports

Internal Look-Ahead for Fast Counting

Carry Output for n-Bit Cascading

Synchronous Counting

Synchronously Programmable

Ioff Supports Partial-Power-Down Mode

Operation

Latch-Up Performance Exceeds 100 mA Per

JESD 78, Class II

ESD Protection Exceeds JESD 22

− 2000-V Human-Body Model (A114-A)

− 200-V Machine Model (A115-A)

− 1000-V Charged-Device Model (C101)

description/ordering information

The ’LV161A devices are 4-bit synchronous

binary counters designed for 2-V to 5.5-V VCC

operation.

These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed

counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the

outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and

internal gating. This mode of operation eliminates the output counting spikes that normally are associated with

synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising

(positive-going) edge of the clock waveform.

These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As

presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs

to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function for the ’LV161A devices is asynchronous. A low level at the clear (CLR) input sets all four

of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD), or enable inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without

additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO).

Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a

high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse

can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the

level of CLK.

These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that

modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of

the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the

stable setup and hold times.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the

outputs, preventing damaging current backflow through the devices when they are powered down.

更新时间:2026-2-16 15:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
TSSOP-16
16
TI
25+
TSSOP-16
2630
百分百原装正品 真实公司现货库存 本公司只做原装 可
Texas Instruments
24+
16-TSSOP
56200
一级代理/放心采购
TI
25+
SSOP-16
4000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
TSSOP-16
499
TI
22+
16TSSOP
9000
原厂渠道,现货配单
TI
25+
TSSOP16
4500
全新原装、诚信经营、公司现货销售!
TI(德州仪器)
25+
TSSOP16
2886
原装现货,免费供样,技术支持,原厂对接
TI(德州仪器)
24+
TSSOP-16
690000
代理渠道/支持实单/只做原装
24+
N/A
70000
一级代理-主营优势-实惠价格-不悔选择