位置:SN74HC163-Q1 > SN74HC163-Q1详情

SN74HC163-Q1中文资料

厂家型号

SN74HC163-Q1

文件大小

439.05Kbytes

页面数量

20

功能描述

4-BIT SYNCHRONOUS BINARY COUNTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74HC163-Q1数据手册规格书PDF详情

Qualified for Automotive Applications

Wide Operating Voltage Range of 2 V to 6 V

Outputs Can Drive Up To 10 LSTTL Loads

Low Power Consumption, 80-μA Max ICC

Typical tpd = 14 ns

4-mA Output Drive at 5 V

Low Input Current of 1 μA Max

Internal Look-Ahead for Fast Counting

Carry Output for n-Bit Cascading

Synchronous Counting

Synchronously Programmable

description/ordering information

This synchronous, presettable counter features an

internal carry look-ahead for application in

high-speed counting designs. The SN74HC163 is a

4-bit binary counter. Synchronous operation is

provided by having all flip-flops clocked

simultaneously so that the outputs change coincident with each other when instructed by the count-enable

(ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally

associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on

the rising (positive-going) edge of the clock waveform.

This counter is fully programmable; that is, it can be preset to any number between 0 and 9 or 15. As presetting

is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree

with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function for the SN74HC163 is synchronous. A low level at the clear (CLR) input sets all four of the

flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs.

This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum

count desired. The active-low output of the gate used for decoding is connected to CLR to synchronously clear

the counter to 0000 (LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without

additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function.

Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a

high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse

can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the

level of CLK.

更新时间:2025-11-5 8:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
HAR
25+
SOP
18000
原厂直接发货进口原装
24+
3000
自己现货
TI
00+
SOP14
2760
全新原装进口自己库存优势
25+
5000
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
17+
SOP14
9988
只做原装进口,自己库存
TI
24+
SO-14
100000
TI一级代理进口原装现货假一赔十
TI
20+
SOP
2960
诚信交易大量库存现货
AT
24+
SOP-16
6430
原装现货/欢迎来电咨询
TI/德州仪器
23+
DIP14
30000
代理全新原装现货,价格优势