位置:SN74GTL16612 > SN74GTL16612详情
SN74GTL16612中文资料
SN74GTL16612数据手册规格书PDF详情
FEATURES
· Members of Texas Instruments Widebus™
Family
· UBT™ Transceivers Combine D-Type Latches
and D-Type Flip-Flops for Operation in
Transparent, Latched, Clocked, or
Clock-Enabled Modes
· OEC™ Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference
· Translate Between GTL/GTL+ Signal Levels
and LVTTL Logic Levels
· Support Mixed-Mode (3.3 V and 5 V) Signal
Operation on A-Port and Control Inputs
· Identical to '16601 Function
· Ioff Supports Partial-Power-Down Mode
Operation
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors on
A Port
· Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
· Latch-Up Performance Exceeds 500 mA Per
JESD 17
DESCRIPTION/ORDERING INFORMATION
The 'GTL16612 devices are 18-bit UBT™ transceivers that provide LVTTL-to-GTL/GTL+ and
GTL/GTL+-to-LVTTL signal-level translation. They combine D-type flip-flops and D-type latches to allow for
transparent, latched, clocked, and clock-enabled modes of data transfer identical to the '16601 function. The
devices provide an interface between cards operating at LVTTL logic levels and a backplane operating at
GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing (<1 V), reduced
input threshold levels, and OEC™ circuitry.
The user has the flexibility of using these devices at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred
higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative
of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or
GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V
tolerant. VREF is the reference input voltage for the B port.
VCC (5 V) supplies the internal and GTL circuitry while VCC (3.3 V) supplies the LVTTL output buffers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable(LEAB and LEBA), and
clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA) inputs.
For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A
data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored
in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the outputs
are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that
for A to B, but uses OEBA, LEBA, CLKBA, and CEBA.
These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the
outputs, preventing damaging current backflow through the device when it is powered down.
Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown
resistors with the bus-hold circuitry is not recommended.
SN74GTL16612产品属性
- 类型
描述
- 型号
SN74GTL16612
- 制造商
Rochester Electronics LLC
- 功能描述
- Bulk
- 制造商
Texas Instruments
- 功能描述
BUS XCVR SGL 18CH 3-ST 56TSSOP - Tape and Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
25+ |
N/A |
7786 |
正规渠道,免费送样。支持账期,BOM一站式配齐 |
|||
TI |
24+ |
SSOP-56 |
5632 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
|||
TI |
6 |
TSSOP |
2500 |
全新原装现货100真实自己公司 |
|||
TI |
TSOP |
220 |
正品原装--自家现货-实单可谈 |
||||
TI |
23+ |
28/PLCC |
5000 |
原装正品,假一罚十 |
|||
TI |
24+ |
SSOP |
503 |
||||
TI |
25+ |
TSSOP56 |
4690 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
98P4 |
SSOP |
503 |
原装现货海量库存欢迎咨询 |
|||
TI |
23+ |
SSOP |
8650 |
受权代理!全新原装现货特价热卖! |
|||
TI |
25+ |
SSOP |
90000 |
一级代理商进口原装现货、假一罚十价格合理 |
SN74GTL16612DL 价格
参考价格:¥45.0415
SN74GTL16612 资料下载更多...
SN74GTL16612相关电子新闻
SN74GTL16612DL
安装类型 表面贴装型 封装/外壳 56-BSSOP(0.295,7.50mm 宽) 工作温度 -40°C ~ 85°C 供应商器件封装 56-SSOP 电流-输出高、低 32mA,64mA 电压-供电 3.15V ~ 3.45V 电路数 18 位
2021-7-13
SN74GTL16612 芯片相关型号
- 432
- 432..
- 460150
- 5GDL
- ATS-02A-44-C1-R0
- ATS-02A-45-C1-R0
- ATS-P1-205-C2-R0
- CLT25N-X20
- CLT25N-X3
- CLT25N-X4
- CLT25N-X630
- DSP302-N6210-2HDMI4G64G
- HSS5F10AS
- HSS5F15AS
- HSS5F25AS
- HSS5F3AS
- HSS5F5AS
- HSS5F7.5AS
- M211L163030521
- MEWT-133-VSLASHQ
- PEJOOOO3B
- TMP708
- TMP708AIDBVR
- TMP708AIDBVR.B
- TMP708AIDBVRG4.B
- TMP708AIDBVT
- TMP708-Q1
- ZCHP
TI2相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108
