位置:SN74ALVCH16823 > SN74ALVCH16823详情

SN74ALVCH16823中文资料

厂家型号

SN74ALVCH16823

文件大小

763.49Kbytes

页面数量

24

功能描述

18-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

触发器 18bit Bus Interface

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ALVCH16823数据手册规格书PDF详情

FEATURES

· Member of the Texas Instruments Widebus™

Family

· EPIC™ (Enhanced-Performance Implanted

CMOS) Submicron Process

· ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages

DESCRIPTION

This 18-bit bus-interface flip-flop is designed for

1.65-V to 3.6-V VCC operation.

The SN74ALVCH16823 features 3-state outputs

designed specifically for driving highly capacitive or

relatively low-impedance loads. This device is

particularly suitable for implementing wider buffer

registers, I/O ports, bidirectional bus drivers with

parity, and working registers.

The SN74ALVCH16823 can be used as two 9-bit

flip-flops or one 18-bit flip-flop. With the clock-enable

(CLKEN) input low, the D-type flip-flops enter data on

the low-to-high transitions of the clock. Taking

CLKEN high disables the clock buffer, thus latching

the outputs. Taking the clear (CLR) input low causes

the Q outputs to go low independently of the clock.

A buffered output-enable (OE) input can be used to place the nine outputs in either a normal logic state (high or

low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the

bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines

without need for interface or pullup components.

The output-enable (OE) input does not affect the internal operation of the flip-flops. Old data can be retained or

new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16823 is characterized for operation from –40°C to 85°C.

SN74ALVCH16823产品属性

  • 类型

    描述

  • 型号

    SN74ALVCH16823

  • 功能描述

    触发器 18bit Bus Interface

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-12-4 8:12:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
TVSOP56
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
TSSOP56
26200
原装现货,诚信经营!
TI
24+
SMD
3000
自己现货
SN74ALVCH16823
25+
1607
1607
TI/德州仪器
23+
TSSOP56
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
16+
TSSOP-56
8000
原装现货请来电咨询
TEXASINSTRU
24+
7860
原装现货假一罚十
TI
2016+
TSSOP
5254
只做原装,假一罚十,公司可开17%增值税发票!
TI
25+
SSOP56
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可

SN74ALVCH16823DLR 价格

参考价格:¥14.1518

型号:SN74ALVCH16823DLR 品牌:TI 备注:这里有SN74ALVCH16823多少钱,2025年最近7天走势,今日出价,今日竞价,SN74ALVCH16823批发/采购报价,SN74ALVCH16823行情走势销售排排榜,SN74ALVCH16823报价。