位置:SN74ALVCH16721DGGR > SN74ALVCH16721DGGR详情
SN74ALVCH16721DGGR中文资料
SN74ALVCH16721DGGR数据手册规格书PDF详情
FEATURES
· Member of the Texas Instruments Widebus™
Family
· EPIC™ (Enhanced-Performance Implanted
CMOS) Submicron Process
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Package Options Include Plastic 300-mil
Shrink Small-Outline (DL), Thin Shrink
Small-Outline (DGG), and Thin Very
Small-Outline (DGV) Packages
DESCRIPTION
This 20-bit flip-flop is designed specifically for 1.65-V
to 3.6-V VCC operation.
The 20 flip-flops of the SN74ALVCH16721 are
edge-triggered D-type flip-flops with qualified clock
storage. On the positive transition of the clock (CLK)
input, the device provides true data at the Q outputs if
the clock-enable (CLKEN) input is low. If CLKEN is
high, no data is stored.
A buffered output-enable (OE) input places the 20
outputs in either a normal logic state (high or low) or
the high-impedance state. In the high-impedance
state, the outputs neither load nor drive the bus lines
significantly. The high-impedance state and increased
drive provide the capability to drive bus lines without
need for interface or pullup components. OE does not
affect the internal operation of the flip-flops. Old data
can be retained or new data can be entered while the
outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16721 is characterized for operation from -40°C to 85°C.
SN74ALVCH16721DGGR产品属性
- 类型
描述
- 型号
SN74ALVCH16721DGGR
- 功能描述
触发器 3.3 Volt 20-Bit
- RoHS
否
- 制造商
Texas Instruments
- 电路数量
2
- 逻辑系列
SN74
- 逻辑类型
D-Type Flip-Flop
- 极性
Inverting, Non-Inverting
- 输入类型
CMOS
- 传播延迟时间
4.4 ns
- 高电平输出电流
- 16 mA
- 低电平输出电流
16 mA
- 电源电压-最大
5.5 V
- 最大工作温度
+ 85 C
- 安装风格
SMD/SMT
- 封装/箱体
X2SON-8
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
TSOP |
32360 |
TI/德州仪器全新特价SN74ALVCH16721DGGR即刻询购立享优惠#长期有货 |
|||
TI(德州仪器) |
24+ |
TSSOP566 |
2317 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI/德州仪器 |
咨询 |
TSSOP-56 |
5523 |
没错!一级原厂渠道商家 |
|||
TI |
2016+ |
TSOP |
2600 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
TI |
24+ |
3000 |
自己现货 |
||||
TI |
23+ |
TSSOP/56 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
|||
TI |
25+ |
标准封装 |
18000 |
原厂直接发货进口原装 |
|||
TI |
16+ |
TSSOP |
4000 |
全新原装现货 |
|||
TEXASINSTRU |
24+ |
原装进口原厂原包接受订货 |
3365 |
原装现货假一罚十 |
|||
TI |
24+/25+ |
584 |
原装正品现货库存价优 |
SN74ALVCH16721DGGR 价格
参考价格:¥5.6829
SN74ALVCH16721DGGR 资料下载更多...
SN74ALVCH16721DGGR 芯片相关型号
- 0ALA
- 0ALB
- 0ALBXK100-XX
- 0ALBXK125-XX
- 0ALBXK150-XX
- 0ALBXK200-XX
- 1275608
- 1275619
- 8302501EA
- FBA08T24V1B
- MB1814
- SN74ALVCH16721DGGR.B
- SN74ALVCH16721DL
- SN74ALVCH16721DL.B
- SN74ALVCH16721DLR
- SN74ALVCH16721DLR.B
- XCL207G2C3AR-G
- XCL207G2C3CR-G
- XCL207G2D3AR-G
- XCL207G2D3CR-G
- XCL207G2E3AR-G
- XCL207G2E3CR-G
- XCL207G2F3AR-G
- XCL207G2F3CR-G
- XCL207G2H3AR-G
- XCL207G2H3CR-G
- XCL207G2L3AR-G
- XCL207G2L3CR-G
- XCL207G2M3AR-G
- XCL207G2M3CR-G
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105