位置:SN74ALVCH16500DLR > SN74ALVCH16500DLR详情

SN74ALVCH16500DLR中文资料

厂家型号

SN74ALVCH16500DLR

文件大小

770.14Kbytes

页面数量

14

功能描述

18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS

通用总线函数 18bit Univ Bus

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ALVCH16500DLR数据手册规格书PDF详情

FEATURES

· Member of the Texas Instruments Widebus™

Family

· EPIC™ (Enhanced-Performance Implanted

CMOS) Submicron Process

· UBT™ (Universal Bus Transceiver) Combines

D-Type Latches and D-Type Flip-Flops for

Operation in Transparent, Latched, or Clocked

Modes

· ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

· Latch-UP Performance Exceeds 250 mA Per

JESD 17

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages

DESCRIPTION

This 18-bit universal bus transceiver is designed for

1.65-V to 3.6-V VCC operation.

Data flow in each direction is controlled by

output-enable (OEAB and OEBA), latch-enable

(LEAB and LEBA), and clock (CLKAB and CLKBA)

inputs. For A-to-B data flow, the device operates in

the transparent mode when LEAB is high. When

LEAB is low, the A data is latched if CLKAB is held at

a high or low logic level. If LEAB is low, the A data is

stored in the latch/flip-flop on the high-to-low

transition of CLKAB. Output-enable OEAB is active

high. When OEAB is high, the B-port outputs are

active. When OEAB is low, the B-port outputs are in

the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA, LEBA, and CLKBA. The output enables are

complementary (OEAB is active high, and OEBA is active low).

To ensure the high-impedance state during power up or power down, OEBA should be tied to VCC through a

pullup resistor, and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor

is determined by the current-sinking/current-sourcing capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16500 is characterized for operation from -40°C to 85°C.

SN74ALVCH16500DLR产品属性

  • 类型

    描述

  • 型号

    SN74ALVCH16500DLR

  • 功能描述

    通用总线函数 18bit Univ Bus

  • RoHS

  • 制造商

    Texas Instruments

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VMEH

  • 电路数量

    1

  • 传播延迟时间

    10.1 ns

  • 电源电压-最大

    3.45 V

  • 电源电压-最小

    3.15 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-10-5 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP56300mil
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
5000
自己现货
TI
23+
SSOP56
8650
受权代理!全新原装现货特价热卖!
Texas Instruments
24+
56-SSOP
65300
一级代理/放心采购
TI
25+
SSOP-56
4854
就找我吧!--邀您体验愉快问购元件!
TI
22+
56SSOP
9000
原厂渠道,现货配单
TI
25+
SSOP56
4500
全新原装、诚信经营、公司现货销售!
TI(德州仪器)
23+
SSOP-56
9990
原装正品,支持实单
TI(德州仪器)
24+
SSOP56300mil
2181
原装现货,免费供样,技术支持,原厂对接
TI(德州仪器)
24+
SSOP-56-300mil
690000
代理渠道/支持实单/只做原装

SN74ALVCH16500DLR 价格

参考价格:¥7.0631

型号:SN74ALVCH16500DLR 品牌:TI 备注:这里有SN74ALVCH16500DLR多少钱,2025年最近7天走势,今日出价,今日竞价,SN74ALVCH16500DLR批发/采购报价,SN74ALVCH16500DLR行情走势销售排排榜,SN74ALVCH16500DLR报价。