位置:SN74ABTH18504A > SN74ABTH18504A详情

SN74ABTH18504A中文资料

厂家型号

SN74ABTH18504A

文件大小

815.76Kbytes

页面数量

41

功能描述

SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

特定功能逻辑 Device w/20-Bit Univ Bus Transceiver

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABTH18504A数据手册规格书PDF详情

Members of the Texas Instruments

SCOPEE Family of Testability Products

Members of the Texas Instruments

WidebusE Family

Compatible With the IEEE Standard

1149.1-1990 (JTAG) Test Access Port and

Boundary-Scan Architecture

UBT E (Universal Bus Transceiver)

Combines D-Type Latches and D-Type

Flip-Flops for Operation in Transparent,

Latched, or Clocked Mode

Bus Hold on Data Inputs Eliminates the

Need for External Pullup Resistors

B-Port Outputs of ’ABTH182504A Devices

Have Equivalent 25-W Series Resistors, So

No External Resistors Are Required

State-of-the-Art EPIC-IIB E BiCMOS Design

One Boundary-Scan Cell Per I/O

Architecture Improves Scan Efficiency

SCOPE E Instruction Set

– IEEE Standard 1149.1-1990 Required

Instructions and Optional CLAMP and

HIGHZ

– Parallel-Signature Analysis at Inputs

– Pseudo-Random Pattern Generation

From Outputs

– Sample Inputs/Toggle Outputs

– Binary Count From Outputs

– Device Identification

– Even-Parity Opcodes

Packaged in 64-Pin Plastic Thin Quad Flat

(PM) Packages Using 0.5-mm

Center-to-Center Spacings and 68-Pin

Ceramic Quad Flat (HV) Packages Using

25-mil Center-to-Center Spacings

description

The ’ABTH18504A and ’ABTH182504A scan test devices with 20-bit universal bus transceivers are members

of the Texas Instruments SCOPEE testability integrated-circuit family. This family of devices supports IEEE

Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to

the test circuitry is accomplished via the 4-wire test access port (TAP) interface.

In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type

flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the

TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the

boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the

SCOPEE universal bus transceivers.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),

clock-enable (CLKENAB and CLKENBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the

device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while

CLKENAB is high and/or CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low and

CLKENAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the B outputs

are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to

A-to-B data flow, but uses the OEBA, LEBA, CLKENBA, and CLKBA inputs.

In the test mode, the normal operation of the SCOPEE universal bus transceivers is inhibited, and the test

circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry

performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-1990.

Four dedicated test pins observe and control the operation of the test circuitry: test data input (TDI), test data

output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing

functions such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation

(PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.

Improved scan efficiency is accomplished through the adoption of a one boundary-scan cell (BSC) per I/O pin

architecture. This architecture is implemented in such a way as to capture the most pertinent test data. A

PSA/COUNT instruction also is included to ease the testing of memories and other circuits where a binary count

addressing scheme is useful.

Active bus-hold circuitry holds unused or floating data inputs at a valid logic level.

The B-port outputs of ’ABTH182504A, which are designed to source or sink up to 12 mA, include 25-W series

resistors to reduce overshoot and undershoot.

The SN54ABTH18504A and SN54ABTH182504A are characterized for operation over the full military

temperature range of –55°C to 125°C. The SN74ABTH18504A and SN74ABTH182504A are characterized for

operation from –40°C to 85°C.

SN74ABTH18504A产品属性

  • 类型

    描述

  • 型号

    SN74ABTH18504A

  • 功能描述

    特定功能逻辑 Device w/20-Bit Univ Bus Transceiver

  • RoHS

  • 制造商

    Texas Instruments

  • 系列

    SN74ABTH18502A

  • 工作电源电压

    5 V

  • 封装/箱体

    LQFP-64

  • 封装

    Tube

更新时间:2025-11-29 8:12:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
LQFP64(10x10)
1019
只做原装,提供一站式配单服务,代工代料。BOM配单
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
16+
LQFP
10000
原装正品
Texas Instruments
24+
64-LQFP(10x10)
65300
一级代理/放心采购
TI
25+
QFP-64
1001
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
LQFP-64(10x10)
499
TI/德州仪器
24+
LQFP-64
9600
原装现货,优势供应,支持实单!
TI/德州仪器
23+
QFP
50000
全新原装正品现货,支持订货
TI
22+
64LQFP
9000
原厂渠道,现货配单
TI/德州仪器
23+
QFP64
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、

SN74ABTH18504APM 价格

参考价格:¥81.2785

型号:SN74ABTH18504APM 品牌:TI 备注:这里有SN74ABTH18504A多少钱,2025年最近7天走势,今日出价,今日竞价,SN74ABTH18504A批发/采购报价,SN74ABTH18504A行情走势销售排排榜,SN74ABTH18504A报价。