位置:SN74ABT853DWR > SN74ABT853DWR详情

SN74ABT853DWR中文资料

厂家型号

SN74ABT853DWR

文件大小

756.73Kbytes

页面数量

21

功能描述

8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

总线收发器 8 to 9-Bit Parity 总线收发器

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74ABT853DWR数据手册规格书PDF详情

State-of-the-Art EPIC-ΙΙB™ BiCMOS Design

Significantly Reduces Power Dissipation

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA Per

JESD 17

Typical VOLP (Output Ground Bounce)

< 1 V at VCC = 5 V, TA = 25°C

High-Drive Outputs (−32-mA IOH, 64-mA IOL)

High-Impedance State During Power Up

and Power Down

Parity-Error Flag With Parity

Generator/Checker

Latch for Storage of Parity-Error Flag

Package Options Include Plastic

Small-Outline (DW), Shrink Small-Outline

DB), and Thin Shrink Small-Outline (PW)

Packages, Ceramic Chip Carriers (FK),

Ceramic Flat (W) Package, and Plastic (NT)

and Ceramic (JT) DIPs

description

The ’ABT853 8-bit to 9-bit parity transceivers are

designed for communication between data buses.

When data is transmitted from the A bus to the

B bus, a parity bit is generated. When data is

transmitted from the B bus to the A bus with its

corresponding parity bit, the open-collector

parity-error (ERR) output indicates whether or not

an error in the B data has occurred. The

output-enable (OEA and OEB) inputs can be used

to disable the device so that the buses are

effectively isolated. The ’ABT853 transceivers

provide true data at their outputs.

A 9-bit parity generator/checker generates a parity-odd (PARITY) output and monitors the parity of the I/O ports

with the ERR flag. The parity-error output can be passed, sampled, stored, or cleared from the latch using the

latch-enable (LE) and clear (CLR) control inputs. When both OEA and OEB are low, data is transferred from

the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the

designer more system diagnostic capability.

When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 2.1 V, OE should be tied to VCC through a pullup resistor;

the minimum value of the resistor is determined by the current-sinking capability of the driver.

SN74ABT853DWR产品属性

  • 类型

    描述

  • 型号

    SN74ABT853DWR

  • 功能描述

    总线收发器 8 to 9-Bit Parity 总线收发器

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-8-12 23:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SOP24300mil
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
2020+
SOP
2500
百分百原装正品 真实公司现货库存 本公司只做原装 可
TexasInstruments
18+
ICTRANSCVR8-9BITINVERT24
6800
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
24-SOIC
65200
一级代理/放心采购
TI
20+
SOP-24
2000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
SOIC-24
499
Texas Instruments(德州仪器)
22+
NA
500000
万三科技,秉承原装,购芯无忧
TI
22+
24SOIC
9000
原厂渠道,现货配单
TI
22+
SOP24
3000
原装正品,支持实单
TI(德州仪器)
23+
SOIC-24
9990
原装正品,支持实单