位置:SN54LS668 > SN54LS668详情
SN54LS668中文资料
SN54LS668数据手册规格书PDF详情
Programmable Look-Ahead Up/Down
Binary/Decade Counters
* Fully Synchronous Operation for Counting
and Programming
* Internal Look-Ahead for Fast Counting
© Carry Output for n-Bit Cascading
* Fully Independent Clock Circuit
© Buffered Outputs
description
Thess synchronous presetiable counters feature an in-
ternal carry look-ahead for cascading in high-speed
counting applications. The 'LS668 are decade counters
and the 'LS669 are 4-bit binary counters. Synchronous
operation is provided by having al fip-flops clocked
simultaneously so that the outputs change coincident
with each other when so instructed by the count-enable
inputs and internal ating. This mode of operation helps
eliminate the output counting spikes that are normally
associated with asynchronous (ripple-ciock) counters.
A buffered clock input triggers the four master-slave
fiip-fiops on the rising (positive-going) edge of the clock
waveform.
‘These counters are fully programmable; thats, the outputs may each be presat 1 either level. The load input circuitry allows
loading with the cary-snsble out of cascaded counters. As acing is synchronous, Seng up a ow evel a th oad input
sates the counter and causes th outputs oes withthe data inputs sf he nxt loc pulse.
Th cary ook circuitry provides fo cascading counts for it synchronous applications without addiionel geting. |
Instrumental in accomplishing hi function re two count-enabe inputs anda cary output. Both count enable input (P and
7) must be low 0 count. The diecion of th count i determine by th evel of the up/down nut. Wien he input fs ih,
the counter counts up; when low, i counts down. Input T i fd forward to enabl thf cary output. The carry output thus
enabld wi produce a ow-evel output pulse when the count i maximum counting up or zo counting down. This owlovel
veiw cay pulse can be used o oni successive cscaded sages. Transitions at th enable or T inputs ar allowed
regardless of the level of the clock input. All inputs are diode-clamped to minimize transmission-line effects, thereby simplify-
ing sysem cesign.
These counters fesure a fully independent clock cicuit, Changes at control inputs (enable B, enable , load,
up/down) that wil mocity the operating mode have no effect unl cocking occurs. Th function of the counter (whether
enable, csabid, loacing, o counting) wil be ictated soley by the conditions meeting the stable setup and ld mes.
The L553 and L559 are completely new designs. Compared 10 the orignal ‘LS168 and LS165, they feature
O-nancsecond minimum hold ime, reduced input curtents I and I, and all bufered outputs.
SN54LS668产品属性
- 类型
描述
- 型号
SN54LS668
- 制造商
Rochester Electronics LLC
- 功能描述
- Bulk
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
最新 |
2000 |
原装正品现货 |
|||||
TI/德州仪器 |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
|||
TI(德州仪器) |
24+ |
- |
690000 |
代理渠道/支持实单/只做原装 |
|||
24+ |
N/A |
70000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
TI(德州仪器) |
22+ |
CDIP |
8652 |
军用单位指定合供方/只做原装,正品现货 |
|||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
TI |
24+ |
26 |
|||||
TI |
23+ |
32/QFP |
5000 |
原装正品,假一罚十 |
|||
SN54LS669J |
15 |
15 |
|||||
TI |
23+ |
DIP |
8000 |
只做原装现货 |
SN54LS668 资料下载更多...
SN54LS668 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105