位置:SN54GTL16612 > SN54GTL16612详情
SN54GTL16612中文资料
SN54GTL16612数据手册规格书PDF详情
FEATURES
· Members of Texas Instruments Widebus™
Family
· UBT™ Transceivers Combine D-Type Latches
and D-Type Flip-Flops for Operation in
Transparent, Latched, Clocked, or
Clock-Enabled Modes
· OEC™ Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference
· Translate Between GTL/GTL+ Signal Levels
and LVTTL Logic Levels
· Support Mixed-Mode (3.3 V and 5 V) Signal
Operation on A-Port and Control Inputs
· Identical to '16601 Function
· Ioff Supports Partial-Power-Down Mode
Operation
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors on
A Port
· Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
· Latch-Up Performance Exceeds 500 mA Per
JESD 17
DESCRIPTION/ORDERING INFORMATION
The 'GTL16612 devices are 18-bit UBT™ transceivers that provide LVTTL-to-GTL/GTL+ and
GTL/GTL+-to-LVTTL signal-level translation. They combine D-type flip-flops and D-type latches to allow for
transparent, latched, clocked, and clock-enabled modes of data transfer identical to the '16601 function. The
devices provide an interface between cards operating at LVTTL logic levels and a backplane operating at
GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing (<1 V), reduced
input threshold levels, and OEC™ circuitry.
The user has the flexibility of using these devices at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred
higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative
of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or
GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V
tolerant. VREF is the reference input voltage for the B port.
VCC (5 V) supplies the internal and GTL circuitry while VCC (3.3 V) supplies the LVTTL output buffers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable(LEAB and LEBA), and
clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA) inputs.
For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A
data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored
in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the outputs
are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that
for A to B, but uses OEBA, LEBA, CLKBA, and CEBA.
These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the
outputs, preventing damaging current backflow through the device when it is powered down.
Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown
resistors with the bus-hold circuitry is not recommended.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
2021 |
BGA |
1000 |
全新、原装 |
|||
TI |
2015+ |
SOP/DIP |
19889 |
一级代理原装现货,特价热卖! |
|||
TI |
25+ |
直插 |
8 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
24+ |
3000 |
自己现货 |
|||||
TI |
23+ |
DIP |
5000 |
原装正品,假一罚十 |
|||
TI |
09+ |
DIP14 |
5500 |
原装无铅,优势热卖 |
|||
TI |
24+ |
DIP |
200 |
进口原装正品优势供应 |
|||
TI/德州仪器 |
24+ |
DIP |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
|||
最新 |
2000 |
原装正品现货 |
|||||
TI |
23+ |
DIP |
50000 |
全新原装正品现货,支持订货 |
SN54GTL16612 资料下载更多...
SN54GTL16612 芯片相关型号
- 896-014-521-102
- 896-014-521-104
- 896-014-521-107
- 896-074-555-201
- 896-074-555-202
- 896-074-555-203
- 896-074-555-204
- 896-074-555-207
- 896-074-555-208
- 896-074-555-212
- A11J2V1
- ADS1222
- ALR-134-S
- CD74HC368M.A
- S01ER1CBAAA
- S01ER1CBCAA
- TPSC107K006B0100
- UC2909-EP
- WJPA-22A-B
- WJPA-22A-BSLASHQ
- WJPA-22A-C
- WJPA-22A-CSLASHQ
- WJPA-22A-D
- WJPA-22A-DSLASHQ
- WJPA-22A-R
- WJPA-22A-RSLASHQ
- WJPA-22A-SSLASHQ
- WJPA-22A-V
- WJPA-22A-VSLASHQ
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
