位置:SN54GTL16612 > SN54GTL16612详情

SN54GTL16612中文资料

厂家型号

SN54GTL16612

文件大小

584.91Kbytes

页面数量

17

功能描述

18-BIT LVTTL-TO-GTL/GTL UNIVERSAL BUS TRANSCEIVERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN54GTL16612数据手册规格书PDF详情

FEATURES

· Members of Texas Instruments Widebus™

Family

· UBT™ Transceivers Combine D-Type Latches

and D-Type Flip-Flops for Operation in

Transparent, Latched, Clocked, or

Clock-Enabled Modes

· OEC™ Circuitry Improves Signal Integrity and

Reduces Electromagnetic Interference

· Translate Between GTL/GTL+ Signal Levels

and LVTTL Logic Levels

· Support Mixed-Mode (3.3 V and 5 V) Signal

Operation on A-Port and Control Inputs

· Identical to '16601 Function

· Ioff Supports Partial-Power-Down Mode

Operation

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors on

A Port

· Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

· Latch-Up Performance Exceeds 500 mA Per

JESD 17

DESCRIPTION/ORDERING INFORMATION

The 'GTL16612 devices are 18-bit UBT™ transceivers that provide LVTTL-to-GTL/GTL+ and

GTL/GTL+-to-LVTTL signal-level translation. They combine D-type flip-flops and D-type latches to allow for

transparent, latched, clocked, and clock-enabled modes of data transfer identical to the '16601 function. The

devices provide an interface between cards operating at LVTTL logic levels and a backplane operating at

GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing (<1 V), reduced

input threshold levels, and OEC™ circuitry.

The user has the flexibility of using these devices at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred

higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative

of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or

GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V

tolerant. VREF is the reference input voltage for the B port.

VCC (5 V) supplies the internal and GTL circuitry while VCC (3.3 V) supplies the LVTTL output buffers.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable(LEAB and LEBA), and

clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA) inputs.

For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A

data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored

in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the outputs

are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that

for A to B, but uses OEBA, LEBA, CLKBA, and CEBA.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the

outputs, preventing damaging current backflow through the device when it is powered down.

Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown

resistors with the bus-hold circuitry is not recommended.

更新时间:2025-11-26 16:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
2021
BGA
1000
全新、原装
TI
2015+
SOP/DIP
19889
一级代理原装现货,特价热卖!
TI
25+
直插
8
百分百原装正品 真实公司现货库存 本公司只做原装 可
24+
3000
自己现货
TI
23+
DIP
5000
原装正品,假一罚十
TI
09+
DIP14
5500
原装无铅,优势热卖
TI
24+
DIP
200
进口原装正品优势供应
TI/德州仪器
24+
DIP
66800
原厂授权一级代理,专注汽车、医疗、工业、新能源!
最新
2000
原装正品现货
TI
23+
DIP
50000
全新原装正品现货,支持订货