位置:SN54AHC123A > SN54AHC123A详情
SN54AHC123A中文资料
SN54AHC123A数据手册规格书PDF详情
FEATURES
· Controlled Baseline
– One Assembly Site
– One Test Site
– One Fabrication Site
· Extended Temperature Performance of –55°C
to 125°C
· Enhanced Diminishing Manufacturing Sources
(DMS) Support
· Enhanced Product-Change Notification
· Qualification Pedigree (1)
· Operating Range 2-V to 5.5-V VCC
· Schmitt-Trigger Circuitry On A, B, and CLR
Inputs for Slow Input Transition Rates
· Edge Triggered From Active-High or
Active-Low Gated Logic Inputs
· Retriggerable for Long Output Pulses
· Overriding Clear Terminates Output Pulse
· Glitch-Free Power-Up Reset On Outputs
· Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
The SN74AHC123A device is a dual retriggerable monostable multivibrator designed for 2-V to 5.5-V VCC
operation.
This edge-triggered multivibrator features output pulse-duration control by three methods. In the first method, the
A input is low, and the B input goes high. In the second method, the B input is high, and the A input goes low. In
the third method, the A input is low, the B input is high, and the clear (CLR) input goes high.
The output pulse duration is programmed by selecting external resistance and capacitance values. The external
timing capacitor must be connected between Cext and Rext/Cext (positive) and an external resistor connected
between Rext/Cext and VCC. To obtain variable pulse durations, connect an external variable resistance between
Rext/Cext and VCC. The output pulse duration can be reduced by taking CLR low.
Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input
pulse. The A, B, and CLR inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition
rates with jitter-free triggering at the outputs.
Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active (A) or
high-level-active (B) input. Pulse duration can be reduced by taking CLR low. CLR can be used to override A or
B inputs. The input/output timing diagram illustrates pulse control by retriggering the inputs and early clearing.
The variance in output pulse duration from device to device is less than ±0.5% (typ) for given external timing
components. An example of this distribution for the SN74AHC123A is shown in Figure 10. Variations in output
pulse duration versus supply voltage and temperature are shown in Figure 6.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
DIP14 |
23+ |
NA |
15659 |
振宏微专业只做正品,假一罚百! |
|||
最新 |
2000 |
原装正品现货 |
|||||
TI/德州仪器 |
QQ咨询 |
CDIP |
848 |
全新原装 研究所指定供货商 |
|||
TI/德州仪器 |
23+ |
TSSOP16 |
50000 |
全新原装正品现货,支持订货 |
|||
TI/德州仪器 |
24+ |
NA/ |
3404 |
原厂直销,现货供应,账期支持! |
|||
ADI |
23+ |
TSSOP16 |
8000 |
只做原装现货 |
|||
TI/德州仪器 |
2450+ |
TSSOP16 |
6540 |
只做原装正品现货!或订货假一赔十! |
|||
TI/德州仪器 |
23+ |
CDIP |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
SN54AHC123A 资料下载更多...
SN54AHC123A 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105