位置:SN54ACT3632HFP.A > SN54ACT3632HFP.A详情

SN54ACT3632HFP.A中文资料

厂家型号

SN54ACT3632HFP.A

文件大小

495.36Kbytes

页面数量

28

功能描述

512 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY

数据手册

下载地址一下载地址二到原厂下载

简称

TI2德州仪器

生产厂商

Texas Instruments

中文名称

美国德州仪器公司官网

LOGO

SN54ACT3632HFP.A数据手册规格书PDF详情

Free-Running CLKA and CLKB Can Be

Asynchronous or Coincident

Two Independent 512 × 36 Clocked FIFOs

Buffering Data in Opposite Directions

Mailbox-Bypass Register for Each FIFO

Programmable Almost-Full and

Almost-Empty Flags

Microprocessor Interface Control Logic

IRA, ORA, AEA, and AFA Flags

Synchronized by CLKA

Released as DESC SMD (Standard

Microcircuit Drawing) 5962-9562801QYA

IRB, ORB, AEB, and AFB Flags

Synchronized by CLKB

Low-Power 0.8-mm Advanced CMOS

Technology

Supports Clock Frequencies up to 50 MHz

Fast Access Times of 13 ns

Packaged in 132-Pin Ceramic Quad Flat

Package

description

The SN54ACT3632 is a high-speed, low-power CMOS clocked bidirectional FIFO memory. It supports clock

frequencies up to 50 MHz and has read access times as fast as 11 ns. Two independent 512 × 36 dual-port

SRAM FIFOs on the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full

conditions and two programmable flags (almost full and almost empty) to indicate when a selected number of

words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox

registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices can

be used in parallel to create wider data paths.

The SN54ACT3632 is a clocked FIFO, which means each port employs a synchronous interface. All data

transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for

each port are independent of one another and can be asynchronous or coincident. The enables for each port

are arranged to provide a simple bidirectional interface between microprocessors and/or buses with

synchronous control.

The input-ready (IRA, IRB) flag and almost-full (AFA, AFB) flag of a FIFO are two-stage synchronized to the

port clock that writes data to its array. The output-ready (ORA, ORB) flag and almost-empty (AEA, AEB) flag

of a FIFO are two-stage synchronized to the port clock that reads data from its array. Offset values for the

almost-full and almost-empty flags of both FIFOs can be programmed from port A.

The SN54ACT3632 is characterized for operation over the full military temperature range of –55°C to 125°C.

For more information on this device family, see the following application reports:

 FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control

(literature number SCAA007)

 Interfacing TI Clocked FIFOs With TI Floating-Point Digital Signal Processors (literature number SCAA005)

 Metastability Performance of Clocked FIFOs (literature number SCZA004)

更新时间:2025-7-23 9:20:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
07+
65480
TI
22+
NA
500000
万三科技,秉承原装,购芯无忧
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI/德州仪器
23+
CDIP
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
TI
23+
DIP
5000
原装正品,假一罚十
TI/德州仪器
QQ咨询
DIP
250
全新原装 研究所指定供货商
最新
2000
原装正品现货
TI
24+
DIP
55
只做原装,欢迎询价,量大价优
DIP14
23+
NA
15659
振宏微专业只做正品,假一罚百!
TI/德州仪器
23+
TSSOP16
50000
全新原装正品现货,支持订货

TI2相关芯片制造商

  • TIANBO
  • TIMEGUARD
  • TIMES
  • TIMOTION
  • TIP
  • TITAN
  • TITANMEC
  • TITAN-US
  • TKP
  • TKPLUSEMI
  • TM
  • TMT

Texas Instruments 美国德州仪器公司

中文资料: 20051条

德州仪器(Texas Instruments),简称TI,是全球领先的半导体公司,为现实世界的信号处理提供创新的数字信号处理(DSP)及模拟器件技术。除半导体业务外,还提供包括传感与控制、教育产品和数字光源处理解决方案。TI总部位于美国德克萨斯州的达拉斯,并在25多个国家设有制造、设计或销售机构。德州仪器是推动互联网时代不断发展的半导体引擎,作为实时技术的领导者,TI正在快速发展,在无线与宽带接入等大型市场及数码相机和数字音频等新兴市场方面,凭借性能卓越的半导体解决方案不断推动着互联网时代的前进步伐。TI预想未来世界的方方面面都渗透着TI产品的点点滴滴,每个电话、每次上网、拍的每张照片、听的每