位置:SN54ABT657A > SN54ABT657A详情

SN54ABT657A中文资料

厂家型号

SN54ABT657A

文件大小

277.76Kbytes

页面数量

13

功能描述

OCTAL TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN54ABT657A数据手册规格书PDF详情

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA Per

JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce) < 1 V

at VCC = 5 V, TA = 25°C

High-Impedance State During Power Up

and Power Down

Flow-Through Architecture Optimizes PCB

Layout

High-Drive Outputs (–32-mA IOH, 64-mA IOL)

Package Options Include Plastic

Small-Outline (DW) Packages, Ceramic

Chip Carriers (FK), and Plastic (NT) and

Ceramic (JT) DIPs

description

Th ABT657A transceivers have eight

noninverting buffers with parity-generator/

checker circuits and control signals. The

transmit/receive (T/R) input determines the

direction of data flow. When T/R is high, data flows

from the A port to the B port (transmit mode); when

T/R is low, data flows from the B port to the A port

(receive mode). When the output-enable (OE)

input is high, both the A and B ports are in the

high-impedance state.

Odd or even parity is selected by a logic high or

low level on the ODD/EVEN input. PARITY carries

the parity-bit value; it is an output from the parity

generator/checker in the transmit mode and an

input to the parity generator/checker in the receive

mode.

In the transmit mode, after the A bus is polled to determine the number of high bits, PARITY is set to the logic

level that maintains the parity sense selected by the level at ODD/EVEN. For example, if ODD/EVEN is low

(even parity selected) and there are five high bits on the A bus, PARITY is set to the logic high level so that an

even number of the nine total bits (eight A-bus bits plus parity bit) are high.

In the receive mode, after the B bus is polled to determine the number of high bits, the error (ERR) output logic

level indicates whether or not the data to be received exhibits the correct parity sense. For example, if

ODD/EVEN is high (odd parity selected), PARITY is high, and there are three high bits on the B bus, ERR is

low, indicating a parity error.

SN54ABT657A产品属性

  • 类型

    描述

  • 型号

    SN54ABT657A

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    OCTAL TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

更新时间:2025-11-27 11:10:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
LCCC
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
25+
QFP
30000
代理全新原装现货,价格优势
TI
00+
QFP
56
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI
23+
QFP
3200
正规渠道,只有原装!
TI/德州仪器
24+
QFP
1500
只供应原装正品 欢迎询价
TI
23+
QFP
5000
全新原装,支持实单,非诚勿扰
TI
23+
QFP
3200
公司只做原装,可来电咨询
TI
25+
QFP
3200
原装正品长期现货
TI
2511
QFP
3200
电子元器件采购降本 30%!原厂直采,砍掉中间差价