位置:SM320C6701GJCA12EP.A > SM320C6701GJCA12EP.A详情
SM320C6701GJCA12EP.A中文资料
SM320C6701GJCA12EP.A数据手册规格书PDF详情
Controlled Baseline
− One Assembly/Test Site, One Fabrication
Site
Extended Temperature Performance up to
−40°C to 105°C
Enhanced Diminishing Manufacturing
Sources (DMS) Support
Enhanced Product-Change Notification
Qualification Pedigree†
Highest Performance Floating-Point Digital
Signal Processor (DSP) 320C6701
− 8.3-, 6-ns Instruction Cycle Time
− 120-, 167-MHz Clock Rate
− Eight 32-Bit Instructions/Cycle
− 1 GFLOPS
− 320C6201 Fixed-Point DSP
Pin-Compatible
VelociTI Advanced Very Long Instruction
Word (VLIW) C67x CPU Core
− Eight Highly Independent Functional
Units:
− Four ALUs (Floating- and Fixed-Point)
− Two ALUs (Fixed-Point)
− Two Multipliers (Floating- and
Fixed-Point)
− Load-Store Architecture With 32 32-Bit
General-Purpose Registers
− Instruction Packing Reduces Code Size
− All Instructions Conditional
Instruction Set Features
− Hardware Support for IEEE
Single-Precision Instructions
− Hardware Support for IEEE
Double-Precision Instructions
− Byte-Addressable (8-, 16-, 32-Bit Data)
− 8-Bit Overflow Protection
− Saturation
− Bit-Field Extract, Set, Clear
− Bit-Counting
− Normalization
1M-Bit On-Chip SRAM
− 512K-Bit Internal Program/Cache
(16K 32-Bit Instructions)
− 512K-Bit Dual-Access Internal Data
(64K Bytes)
32-Bit External Memory Interface (EMIF)
− Glueless Interface to Synchronous
Memories: SDRAM and SBSRAM
− Glueless Interface to Asynchronous
Memories: SRAM and EPROM
− 52M-Byte Addressable External Memory
Space
Four-Channel Bootloading
Direct-Memory-Access (DMA) Controller
With an Auxiliary Channel
16-Bit Host-Port Interface (HPI)
− Access to Entire Memory Map
Two Multichannel Buffered Serial Ports
(McBSPs)
− Direct Interface to T1/E1, MVIP, SCSA
Framers
− ST-Bus-Switching Compatible
− Up to 256 Channels Each
− AC97-Compatible
− Serial-Peripheral-Interface (SPI)
Compatible (Motorola)
Two 32-Bit General-Purpose Timers
Flexible Phase-Locked-Loop (PLL) Clock
Generator
IEEE-1149.1 (JTAG‡)
Boundary-Scan-Compatible
352-Pin Ball Grid Array (BGA) Package
(GJC Suffix)
352-Pin Ball Grid Array (BGA) Mechanical
Shock-Tolerant Package (Mech~Shock)
Option (GJC Suffix)
0.18-μm/5-Level Metal Process
− CMOS Technology
3.3-V I/Os, 1.8-V Internal (120-MHz)
3.3-V I/Os, 1.9-V Internal (167-MHz)
description
The 320C67x DSPs are the floating-point DSP
family in the TMS320C6000 DSP platform. The
SM320C6701-EP and SM320C6701MECH-EP
(C6701) devices are based on the highperformance,
advanced VelociTI very-longinstruction-
word (VLIW) architecture developed
by Texas Instruments (TI), making this DSP an
excellent choice for multichannel and
multifunction applications. With performance of
up to 1 giga floating-point operations per second
(GFLOPS) at a clock rate of 167 MHz, the C6701
offers cost-effective solutions to highperformance
DSP programming challenges. The
C6701 DSP possesses the operational flexibility
of high-speed controllers and the numerical
capability of array processors. This processor has
32 general-purpose registers of 32-bit word length
and eight highly independent functional units. The
eight functional units provide four floating-/fixedpoint
ALUs, two fixed-point ALUs, and two
floating-/fixed-point multipliers. The C6701 can produce two multiply-accumulates (MACs) per cycle for a total
of 334 million MACs per second (MMACS). The C6701 DSP also has application-specific hardware logic,
on-chip memory, and additional on-chip peripherals.
The C6701 includes a large bank of on-chip memory and has a powerful and diverse set of peripherals. Program
memory consists of a 64K-byte block that is user-configurable as cache or memory-mapped program space.
Data memory consists of two 32K-byte blocks of RAM. The peripheral set includes two multichannel buffered
serial ports (McBSPs), two general-purpose timers, a host-port interface (HPI), and a glueless external memory
interface (EMIF) capable of interfacing to SDRAM or SBSRAM and asynchronous peripherals.
The C6701 has a complete set of development tools which includes: a new C compiler, an assembly optimizer
to simplify programming and scheduling, and a Windows debugger interface for visibility into source code
execution.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
BGA |
54658 |
百分百原装现货 实单必成 |
|||
TI |
18+ |
BGA |
85600 |
保证进口原装可开17%增值税发票 |
|||
Ti |
24+ |
SMD |
5 |
“芯达集团”专营军工百分之百原装进口 |
|||
TI |
专业军工 |
NA |
1000 |
只做原装正品军工级部分订货 |
|||
REI |
三年内 |
1983 |
只做原装正品 |
||||
TI |
16+ |
CFCBGA |
10000 |
原装正品 |
|||
TI |
20+ |
FCBGA |
53650 |
TI原装主营-可开原型号增税票 |
|||
TI/德州仪器 |
2447 |
FCBGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
TI |
25+ |
CFCBGA (GLP) |
6000 |
原厂原装,价格优势 |
|||
TI |
24+ |
FCBGA |
12800 |
强势渠道订货 7-10天 |
SM320C6701GJCA12EP.A 资料下载更多...
SM320C6701GJCA12EP.A 芯片相关型号
- LM48824TMSLASHNOPB
- LM48824TMSLASHNOPB.A
- LM48824TMXSLASHNOPB
- LM48824TMXSLASHNOPB.A
- LM5001SDXSLASHNOPB
- LM5001SDXSLASHNOPB.A
- LM5001SDXSLASHNOPB.B
- LP2985AIM5-2.0SLASHNO.A
- LP2985AIM5-2.0SLASHNOPB
- LP2985AIM5X-2.0SLASHNO.A
- LP2985AIM5X-2.0SLASHNOPB
- LP2985IM5-2.0SLASHNOPB.B
- LP2985IM5X-2.0SLASHNO.A
- LP2985IM5X-2.0SLASHNOPB
- MPQ8633AGL
- MPQ8633AGLE
- MPQ8633AGLE-Z
- MPQ8633AGL-Z
- SM320C6701GJCA12EP
- SM320VC33PGEA120EP
- SM320VC33PGEA120EP.A
- SN65HVD01DRCR
- SN65HVD01DRCR.B
- SN65HVD01DRCRG4.B
- SN65HVD01DRCT
- SN65HVD01DRCT.B
- SN74AUC74RGYR
- SN74AUC74RGYR.B
- V62SLASH03610-01XE
- V62SLASH03669-01XA
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105