位置:SCAN92LV090SLCSLASHNO.A > SCAN92LV090SLCSLASHNO.A详情

SCAN92LV090SLCSLASHNO.A中文资料

厂家型号

SCAN92LV090SLCSLASHNO.A

文件大小

853.04Kbytes

页面数量

22

功能描述

SCAN92LV090 9 Channel Bus LVDS Transceiver w/ Boundary SCAN

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SCAN92LV090SLCSLASHNO.A数据手册规格书PDF详情

1FEATURES

2• IEEE 1149.1 (JTAG) Compliant

• Bus LVDS Signaling

• Low Power CMOS Design

• High Signaling Rate Capability (Above 100

Mbps)

• 0.1V to 2.3V Common Mode Range for VID =

200mV

• ±100 mV Receiver Sensitivity

• Supports Open and Terminated Failsafe on

Port Pins

• 3.3V Operation

• Glitch Free Power Up/Down (Driver & Receiver

Disabled)

• Light Bus Loading (5 pF Typical) per Bus

LVDS Load

• Designed for Double Termination Applications

• Balanced Output Impedance

• Product Offered in 64 Pin LQFP Package and

NFBGA Package

• High Impedance Bus Pins on Power Off (VCC =

0V)

DESCRIPTION

The SCAN92LV090A is one in a series of Bus LVDS

transceivers designed specifically for the high speed,

low power proprietary backplane or cable interfaces.

The device operates from a single 3.3V power supply

and includes nine differential line drivers and nine

receivers. To minimize bus loading, the driver outputs

and receiver inputs are internally connected. The

separate I/O of the logic side allows for loop back

support. The device also features a flow through pin

out which allows easy PCB routing for short stubs

between its pins and the connector.

The driver translates 3V TTL levels (single-ended) to

differential Bus LVDS (BLVDS) output levels. This

allows for high speed operation, while consuming

minimal power with reduced EMI. In addition, the

differential signaling provides common mode noise

rejection of ±1V.

The receiver threshold is less than ±100 mV over a

±1V common mode range and translates the

differential Bus LVDS to standard (TTL/CMOS)

levels.

This device is compliant with IEEE 1149.1 Standard

Test Access Port and Boundary Scan Architecture

with the incorporation of the defined boundary-scan

test logic and test access port consisting of Test Data

Input (TDI), Test Data Out (TDO), Test Mode Select

(TMS), Test Clock (TCK), and the optional Test Reset

(TRST).

更新时间:2025-10-4 10:59:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NS/国半
23+
BGA
50000
全新原装正品现货,支持订货
NS
22+
BGA
3000
原装正品,支持实单
NS/国半
24+
NA/
1700
优势代理渠道,原装正品,可全系列订货开增值税票
NS/国半
24+
BGA
60000
全新原装现货
NS
24+
QFP64
3000
自己现货
NS
25+
QFP
1196
大量现货库存,提供一站式服务!
NS
02/03+
QFP64
112
全新原装100真实现货供应
NSC
25+
QFP64
2978
100%全新原装公司现货供应!随时可发货
NS
25+
TQFP64
3000
百分百原装正品 真实公司现货库存 本公司只做原装 可
NS
25+
QFP64
2987
只售原装自家现货!诚信经营!欢迎来电!