位置:SCAN921226SLC/NOPB > SCAN921226SLC/NOPB详情

SCAN921226SLC/NOPB中文资料

厂家型号

SCAN921226SLC/NOPB

文件大小

1069.04Kbytes

页面数量

30

功能描述

SCAN921025 and SCAN921226 30-80 MHz 10 Bit Bus LVDS Serializer and Deserializer with IEEE 1149.1 (JTAG) and at-speed BIST

LVDS 接口集成电路

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SCAN921226SLC/NOPB数据手册规格书PDF详情

1FEATURES

2• IEEE 1149.1 (JTAG) Compliant and At-Speed

BIST Test Mode.

• Clock Recovery From PLL Lock to Random

Data Patterns.

• Specified Transition Every Data Transfer Cycle

• Chipset (Tx + Rx) Power Consumption < 600

mW (typ) @ 80 MHz

• Single Differential Pair Eliminates Multi-

Channel Skew

• 800 Mbps Serial Bus LVDS Data Rate (At 80

MHz Clock)

• 10-Bit Parallel Interface for 1 Byte Data Plus 2

Control Bits

• Synchronization Mode and LOCK Indicator

• Programmable Edge Trigger on Clock

• High Impedance on Receiver Inputs When

Power is Off

• Bus LVDS Serial Output Rated for 27Ω Load data•

Small 49-Lead NFBGA Package

DESCRIPTION

The SCAN921025 transforms a 10-bit wide parallel

LVCMOS/LVTTL data bus into a single high speed

Bus LVDS serial data stream with embedded clock.

The SCAN921226 receives the Bus LVDS serial data

stream and transforms it back into a 10-bit wide

parallel data bus and recovers parallel clock.

Both devices are compliant with IEEE 1149.1

Standard for Boundary Scan Test. IEEE 1149.1

features provide the design or test engineer access

via a standard Test Access Port (TAP) to the

backplane or cable interconnects and the ability to

verify differential signal integrity. The pair of devices

also features an at-speed BIST mode which allows

the interconnects between the Serializer and

Deserializer to be verified at-speed.

The SCAN921025 transmits data over backplanes or

cable. The single differential pair data path makes

PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously

reduce cost. Since one output transmits clock and

data bits serially, it eliminates clock-to-data and data•

to-data skew. The powerdown pin saves power by

reducing supply current when not using either device.

Upon power up of the Serializer, you can choose to

activate synchronization mode or allow the

Deserializer to use the synchronization-to-randomdata

feature. By using the synchronization mode, the

Deserializer will establish lock to a signal within

specified lock times. In addition, the embedded clock

ensures a transition on the bus every 12-bit cycle.

This eliminates transmission errors due to charged

cable conditions. Furthermore, you may put the

SCAN921025 output pins into Tri-state to achieve a

high impedance state. The PLL can lock to

frequencies between 30 MHz and 80 MHz.

SCAN921226SLC/NOPB产品属性

  • 类型

    描述

  • 型号

    SCAN921226SLC/NOPB

  • 功能描述

    LVDS 接口集成电路

  • RoHS

  • 制造商

    Texas Instruments

  • 激励器数量

    4

  • 接收机数量

    4

  • 数据速率

    155.5 Mbps

  • 工作电源电压

    5 V

  • 最大功率耗散

    1025 mW

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-16 Narrow

  • 封装

    Reel

更新时间:2025-10-7 14:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25
49-BGA(7X7)
5600
公司现货绝对原装
NationalSemiconductor
25+23+
49-FBGA
15618
绝对原装正品全新进口深圳现货
TexasInstruments
18+
ICDESERIALIZER10BIT49FBG
6800
公司原装现货/欢迎来电咨询!
TI
16+
NFBGA
10000
原装正品
Texas Instruments
24+
49-BGA(7x7)
56200
一级代理/放心采购
TI
25+
BGA-49
932
就找我吧!--邀您体验愉快问购元件!
TI
23+
N/A
560
原厂原装
NS
23+
BGA
50000
全新原装正品现货,支持订货
TI
22+
49BGA
9000
原厂渠道,现货配单
NS
23+
BGA
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO