位置:SCAN921025HSMSLASHNOPB > SCAN921025HSMSLASHNOPB详情

SCAN921025HSMSLASHNOPB中文资料

厂家型号

SCAN921025HSMSLASHNOPB

文件大小

1103.83Kbytes

页面数量

32

功能描述

SCAN921025H and SCAN921226H High Temperature 20-80 MHz 10 Bit Bus LVDS SerDes with IEEE 1149.1 (JTAG) and at-speed BIST

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SCAN921025HSMSLASHNOPB数据手册规格书PDF详情

1FEATURES

2• High Temperature Operation to 125°C

• IEEE 1149.1 (JTAG) Compliant and At-Speed

BIST Test Mode

• Clock Recovery from PLL Lock to Random

Data Patterns

• Ensured Transition Every Data Transfer Cycle

• Chipset (Tx + Rx) Power Consumption < 600

mW (Typ) @ 80 MHz

• Single Differential Pair Eliminates Multi-

Channel Skew

• 800 Mbps Serial Bus LVDS Data Rate (at 80

MHz Clock)

• 10-bit Parallel Interface for 1 Byte Data Plus 2

Control Bits

• Synchronization Mode and LOCK Indicator

• Programmable Edge Trigger on Clock

• High Impedance on Receiver Inputs When

Power is Off data•

Bus LVDS Serial Output Rated for 27Ω Load

• Small 49-Lead NFBGA Package

APPLICATIONS random•

Automotive

• Industrial

• Military/Aerospace

DESCRIPTION

The SCAN921025H transforms a 10-bit wide parallel

LVCMOS/LVTTL data bus into a single high speed

Bus LVDS serial data stream with embedded clock.

The SCAN921226H receives the Bus LVDS serial

data stream and transforms it back into a 10-bit wide

parallel data bus and recovers parallel clock.

Both devices are compliant with IEEE 1149.1

Standard for Boundary Scan Test. IEEE 1149.1

features provide the design or test engineer access

via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to

verify differential signal integrity. The pair of devices

also features an at-speed BIST mode which allows

the interconnects between the Serializer and

Deserializer to be verified at-speed.

The SCAN921025H transmits data over backplanes

or cable. The single differential pair data path makes

PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously

reduce cost. Since one output transmits clock and

data bits serially, it eliminates clock-to-data and data•

to-data skew. The powerdown pin saves power by

reducing supply current when not using either device. Upon power up of the Serializer, you can choose to

activate synchronization mode or allow the

Deserializer to use the synchronization-to-random•

data feature. By using the synchronization mode, the

Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock

ensures a transition on the bus every 12-bit cycle.

This eliminates transmission errors due to charged

cable conditions. Furthermore, you may put the

SCAN921025H output pins into tri-state to achieve a

high impedance state. The PLL can lock to

frequencies between 20 MHz and 80 MHz.

更新时间:2025-12-12 11:18:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
ICSERDESLVDS10BITBUS49-F
6800
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
49-BGA(7x7)
56200
一级代理/放心采购
TI
25+
BGA-48
1001
就找我吧!--邀您体验愉快问购元件!
NS/国半
23+
BGA
50000
全新原装正品现货,支持订货
TI
22+
49BGA
9000
原厂渠道,现货配单
NS
22+
BGA
3000
原装正品,支持实单
NS/国半
24+
NA/
9250
原厂直销,现货供应,账期支持!
NS/国半
24+
BGA
60000
Texas Instruments
24+
/
3000
全新、原装
TI
三年内
1983
只做原装正品