位置:LMK61E0M-SIAR > LMK61E0M-SIAR详情

LMK61E0M-SIAR中文资料

厂家型号

LMK61E0M-SIAR

文件大小

931.95Kbytes

页面数量

48

功能描述

LMK61E0M Ultra-Low Jitter Programmable Oscillator With Internal EEPROM

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

LMK61E0M-SIAR数据手册规格书PDF详情

1 Features

1• Ultra-Low Noise, High Performance

– Jitter: 500-fs RMS Typical fOUT > 50 MHz on

LMK61E0M

• LMK61E0M Supports 3.3-V LVCMOS Output up

to 200 MHz

• Total Frequency Tolerance of ±25 ppm

• System Level Features

– Glitch-Less Frequency Margining: Up to ±1000

ppm From Nominal

– Internal EEPROM: User Configurable Start-Up

Settings

• Other Features

– Device Control: Fast Mode I2C up to 1000 kHz

– 3.3-V Operating Voltage

– Industrial Temperature Range (–40ºC to

+85ºC)

– 7-mm × 5-mm 8-Pin Package

• Default Frequency: 70.656 MHz

2 Applications

• High-Performance Replacement for Crystal, SAW,

or Silicon-Based Oscillators

• Switches, Routers, Network Line Cards, Base

Band Units (BBU), Servers, Storage/SAN

• Test and Measurement

• Medical Imaging

• FPGA, Processor Attach

• xDSL, Broadcast Video

3 Description

The LMK61E0 family of ultra-low jitter PLLatinumTM

programmable oscillators use fractional-N frequency

synthesizers with integrated VCOs to generate

commonly used reference clocks. The LMK61E0M

supports 3.3-V LVCMOS outputs. The device

features self start-up from on-chip EEPROM to

generate a factory programmed default output

frequency, or the device registers and EEPROM

settings are fully programmable in-system through I2C

serial interface. The device provides fine and coarse

frequency margining control through I2C serial

interface, making it a digitally-controlled oscillator

(DCXO).

The PLL feedback divider can be updated to adjust

the output frequency without spikes or glitches in

steps of <1ppb using a PFD of 12.5 MHz (R

divider=4, doubler disabled) for compatibility with

xDSL requirements, or in steps of <5.2 ppb using a

PFD of 100 MHz (R divider=1, doubler enabled) for

compatibility with broadcast video requirements. The

frequency margining features also facilitate system

design verification tests (DVT), such as standards

compliance and system timing margin testing.

更新时间:2025-12-18 13:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
QFM8(5x7)
2669
只做原装,提供一站式配单服务,代工代料。BOM配单
TexasInstruments
24+
SMD
15600
标准时钟振荡器
TI
16+
QFM
10000
原装正品
Texas Instruments
24+
8-QFM(7x5)
56200
一级代理/放心采购
TI
25+
8-QFM
2500
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
24+
QFM8(5x7)
3238
原装现货,免费供样,技术支持,原厂对接
TI/德州仪器
25+
QFM-8
860000
明嘉莱只做原装正品现货
Texas Instruments(德州仪器)
24+
TSSOP-38
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
8-QFM(7x5)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI/德州仪器
22+
QFM-8
20000
只做原装 品质保障