位置:LMK61E08 > LMK61E08详情

LMK61E08中文资料

厂家型号

LMK61E08

文件大小

897.11Kbytes

页面数量

54

功能描述

LMK61E08 Ultra-Low Jitter Programmable Oscillator With Internal EEPROM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

LMK61E08数据手册规格书PDF详情

1 Features

1• Ultra-Low Noise, High Performance

– Jitter: 90-fs RMS Typical fOUT > 100 MHz on

LMK61E08

– PSRR: –70 dBc, Robust Supply Noise

Immunity on LMK61E08

• Flexible Output Format on LMK61E08

– LVPECL up to 1 GHz

– LVDS up to 900 MHz

– HCSL up to 400 MHz

• Total Frequency Tolerance of ±25 ppm

• System Level Features

– Glitch-Less Frequency Margining: Up to ±1000

ppm From Nominal

– Internal EEPROM: User Configurable Start-Up

Settings

• Other Features

– Device Control: Fast Mode I2C up to 1000 kHz

– 3.3-V Operating Voltage

– Industrial Temperature Range (–40ºC to

+85ºC)

– 7-mm × 5-mm 6-Pin Package

• Default Frequency:

– 70.656 MHz

2 Applications

• High-Performance Replacement for Crystal, SAW,

or Silicon-Based Oscillators

• Switches, Routers, Network Line Cards, Base

Band Units (BBU), Servers, Storage/SAN

• Test and Measurement

• Medical Imaging

• FPGA, Processor Attach

• xDSL, Broadcast Video

3 Description

The LMK61E08 family of ultra-low jitter PLLatinum™

programmable oscillators uses fractional-N frequency

synthesizers with integrated VCOs to generate

commonly used reference clocks. The output on

LMK61E08 can be configured as LVPECL, LVDS, or

HCSL. The device features self-start-up from on-chip

EEPROM to generate a factory-programmed default

output frequency, or the device registers and

EEPROM settings are fully programmable in-system

through an I2C serial interface. The device provides

fine and coarse frequency margining control through

an I2C serial interface, making it a digitally-controlled

oscillator (DCXO).

The PLL feedback divider can be updated to adjust

the output frequency without spikes or glitches in

steps of <1ppb using a PFD of 12.5 MHz (R

divider=4, doubler disabled) for compatibility with

xDSL requirements, or in steps of <5.2 ppb using a

PFD of 100 MHz (R divider=1, doubler enabled) for

compatibility with broadcast video requirements. The

frequency margining features also facilitate system

design verification tests (DVT), such as standards

compliance and system timing margin testing.

更新时间:2025-9-6 17:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
QFM|6
8230
免费送样原盒原包现货一手渠道联系
TI/德州仪器
23+
13000
原厂授权一级代理,专业海外优势订货,价格优势、品种
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
Texas Instruments(德州仪器)
22+
NA
500000
万三科技,秉承原装,购芯无忧
TI/德州仪器
23+
QFM-6
30000
原装正品,支持实单
TI(德州仪器)
24+
原厂原装
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
-
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI(德州仪器)
2024+
QFM-6(5x7)
500000
诚信服务,绝对原装原盘
TI
500
TI
22+
8QFM (7x5)
9000
原厂渠道,现货配单