位置:LMK5C33216RGCTG4.A > LMK5C33216RGCTG4.A详情
LMK5C33216RGCTG4.A中文资料
LMK5C33216RGCTG4.A数据手册规格书PDF详情
1 Features
• BAW APLL with 40 fs RMS jitter at 491.52 MHz
• Three high-performance digital phase locked loops
(DPLLs) with paired analog phase locked loops
(APLLs)
– Programmable DPLL loop bandwidth from 0.01
Hz to 4 kHz
– -116 dBc/Hz at 100 Hz offset at 122.88 MHz
DPLL TDC noise with ≥ 20 MHz TDC rate
• Two differential or single-ended DPLL inputs
– 1 Hz to 800 MHz differential
– Hitless switching with phase cancellation and/or
phase slew control
– Priority based reference selection
• 16 outputs with programmable format
– 1000 MHz LVPECL/LVDS/HSDS
– 3000 MHz CML on OUT4 and OUT6
– 200 MHz LVCMOS on OUT0 and OUT1
• Single 3.3-V supply with internal LDOs
• I2C or 3-wire/4-wire SPI interface
• Requires single XO/TCXO/OCXO
• 40-bit DPLL or APLL DCO, < 1 ppt
• Holdover with phase build out upon exit
• Zero delay mode with programmable delay
• User programmable EEPROM
• Supports 105 °C PCB temperature
2 Applications
• 4G and 5G Wireless Networks
• Base Band Unit (BBU)
• Active Antenna Unit (AAU)
• Remote Radio Unit (RRU)
• Network Switch (5G HUB)
• Small Cell
3 Description
The LMK5C33216 is a high-performance network
clock generator, synchronizer, and jitter attenuator
with advanced reference clock selection and
hitless switching capabilities designed to meet
the stringent requirements of communications
infrastructure applications.
The LMK5C33216 integrates 3 DPLLs with
programmable loop bandwidth and no external loop
filters, maximizing flexibility and ease of use. Each
DPLL phase locks a paired APLL to a DPLL reference
input. The APLL reference determines the long term
frequency accuracy.
The 3 APLLs may operate independent of their paired
DPLL and be cascaded from another APLL to provide
programmable frequency translation. APLL3 features
ultra high performance PLL with TI's proprietary
Bulk Acoustic Wave (BAW) VCBO technology and
can generate output clocks with 40-fs RMS jitter
independent of the jitter and frequency of the XO and
reference inputs. APLL1 and APLL2 provide options
for additional frequency domains.
The device is fully programmable through I2C or SPI
interface. The onboard EEPROM can be used to
customize system start-up clocks.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
TI/德州仪器 |
25+ |
原厂封装 |
9999 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
500 |
||||||
Texas Instruments |
24+ |
6-QFM(7x5) |
56200 |
一级代理/放心采购 |
|||
TI |
25+ |
IC |
2500 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI(德州仪器) |
24+ |
QFM6(5x7) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
TI(德州仪器) |
24+ |
QFM6(5x7) |
3238 |
原装现货,免费供样,技术支持,原厂对接 |
|||
Texas Instruments(德州仪器) |
24+ |
TSSOP-38 |
690000 |
代理渠道/支持实单/只做原装 |
LMK5C33216RGCTG4.A 资料下载更多...
LMK5C33216RGCTG4.A 芯片相关型号
- 0801632
- 09151
- 09480
- 1424481
- 1424483
- 1424485
- 1424487
- 1445353
- 218310
- 2183101021
- 218310-1021
- 2183101021_V01
- ALNR-142-JSLASHQ
- ALNR-142-P
- ALNR-142-PSLASHQ
- ALNR-142-R
- ALNR-142-RSLASHQ
- ALNR-142-S
- BAS21J
- CC8530
- CC8531
- DRV8844PWP
- DRV8844PWPR
- DRV8844PWPRG4
- LMK5C33216RGCR
- LMK5C33216RGCR.A
- LMK5C33216RGCT
- LMK5C33216RGCT.A
- LMK5C33216RGCTG4
- SK20SLASHP01655010
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
