位置:LMK05318RGZT.B > LMK05318RGZT.B详情

LMK05318RGZT.B中文资料

厂家型号

LMK05318RGZT.B

文件大小

2206.62Kbytes

页面数量

86

功能描述

LMK05318 Ultra-Low Jitter Network Synchronizer Clock With Two Frequency Domains

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

LMK05318RGZT.B数据手册规格书PDF详情

1 Features

1• One Digital Phase-Locked Loop (DPLL) With:

– Hitless Switching: ±50-ps Phase Transient

– Programmable Loop Bandwidth With Fastlock

– Standards-Compliant Synchronization and

Holdover Using a Low-Cost TCXO/OCXO

• Two Analog Phase-Locked Loops (APLLs) With

Industry-Leading Jitter Performance:

– 50-fs RMS Jitter at 312.5 MHz (APLL1)

– 125-fs RMS Jitter at 155.52 MHz (APLL2)

• Two Reference Clock Inputs

– Priority-Based Input Selection

– Digital Holdover on Loss of Reference

• Eight Clock Outputs With Programmable Drivers

– Up to Six Different Output Frequencies

– AC-LVDS, AC-CML, AC-LVPECL, HCSL, and

1.8-V LVCMOS Output Formats

• EEPROM / ROM for Custom Clocks on Power-Up

• Flexible Configuration Options

– 1 Hz (1 PPS) to 800 MHz on Input and Output

– XO/TCXO/OCXO Input: 10 to 100 MHz

– DCO Mode: < 0.001 ppb/Step for Precise

Clock Steering (IEEE 1588 PTP Slave)

– Advanced Clock Monitoring and Status

– I2C or SPI Interface

• PSNR: –83 dBc (50-mVpp Noise on 3.3-V Supply)

• 3.3-V Supply With 1.8-V, 2.5-V, or 3.3-V Outputs

• Industrial Temperature Range: –40°C to +85°C

2 Applications

• SyncE (G.8262), SONET/SDH (Stratum 3/3E,

G.813, GR-1244, GR-253), IEEE 1588 PTP Slave

Clock, or Optical Transport Network (G.709)

• 400G Line Cards, Fabric Cards for Ethernet

Switches and Routers

• Wireless Base Station (BTS), Wireless Backhaul

• Test and Measurement, Medical Imaging

• Jitter Cleaning, Wander Attenuation, and

Reference Clock Generation for 56G/112G PAM-4

PHYs, ASICs, FPGAs, SoCs, and Processors

3 Description

The LMK05318 is a high-performance network

synchronizer clock device that provides jitter cleaning,

clock generation, advanced clock monitoring, and

superior hitless switching performance to meet the

stringent timing requirements of communications

infrastructure and industrial applications. The ultralow

jitter and high power supply noise rejection

(PSNR) of the device can reduce bit error rates

(BER) in high-speed serial links.

The device can generate output clocks with 50-fs

RMS jitter using TI's proprietary Bulk Acoustic Wave

(BAW) VCO technology, independent of the jitter and

frequency of the XO and reference inputs.

更新时间:2025-11-4 17:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
QFN
30000
代理全新原装现货,价格优势
TI
23+
QFN
50000
全新原装正品现货,支持订货
TI
08+
QFN
38
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI
23+
QFN
3200
正规渠道,只有原装!
TI/德州仪器
24+
QFN
1500
只供应原装正品 欢迎询价
TI
23+
QFN
12800
公司只有原装 欢迎来电咨询。
TI
23+
QFN
5000
全新原装,支持实单,非诚勿扰
TI
23+
QFN
2538
原厂原装正品
TI
23+
QFN
3200
公司只做原装,可来电咨询
TI/德州仪器
24+
NA/
38
优势代理渠道,原装正品,可全系列订货开增值税票