位置:LMK05318BRGZTG4.A > LMK05318BRGZTG4.A详情

LMK05318BRGZTG4.A中文资料

厂家型号

LMK05318BRGZTG4.A

文件大小

3435.81Kbytes

页面数量

88

功能描述

LMK05318B Ultra-Low Jitter Clock Generator

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

LMK05318BRGZTG4.A数据手册规格书PDF详情

1 Features

• One Digital Phase-Locked Loop (DPLL) With:

– Hitless Switching: ±50-ps Phase Transient

– Programmable Loop Bandwidth With Fastlock

– Standards-Compliant Synchronization and

Holdover Using a Low-Cost TCXO/OCXO

• Two Analog Phase-Locked Loops (APLLs) With

Industry-Leading Jitter Performance:

– 50-fs RMS Jitter at 312.5 MHz (APLL1)

– 125-fs RMS Jitter at 155.52 MHz (APLL2)

• Two Reference Clock Inputs

– Priority-Based Input Selection

– Digital Holdover on Loss of Reference

• Eight Clock Outputs with Programmable Drivers

– Up to Six Different Output Frequencies

– AC-LVDS, AC-CML, AC-LVPECL, HCSL, and

1.8-V LVCMOS Output Formats

• EEPROM / ROM for Custom Clocks on Power-Up

• Flexible Configuration Options

– 1 Hz (1 PPS) to 800 MHz on Input and Output

– XO/TCXO/OCXO Input: 10 to 100 MHz

– DCO Mode: < 0.001 ppb/Step for Precise Clock

Steering (IEEE 1588 PTP Slave)

– Advanced Clock Monitoring and Status

– I2C or SPI Interface

• PSNR: –83 dBc (50-mVpp Noise on 3.3-V Supply)

• 3.3-V Supply With 1.8-V, 2.5-V, or 3.3-V Outputs

• Industrial Temperature Range: –40 °C to +85 °C

2 Applications

• SyncE (G.8262), SONET/SDH (Stratum 3/3E,

G.813, GR-1244, GR-253), IEEE 1588 PTP Slave

Clock, or Optical Transport Network (G.709)

• 400G Line Cards, Fabric Cards for Ethernet

Switches and Routers

• Wireless Base Station (BTS), Wireless Backhaul

• Test and Measurement, Medical Imaging

• Jitter Cleaning, Wander Attenuation, and

Reference Clock Generation for 56G/112G PAM-4

PHYs, ASICs, FPGAs, SoCs, and Processors

3 Description

The LMK05318B is high-performance network

synchronizer clock device that provides jitter cleaning,

clock generation, advanced clock monitoring, and

superior hitless switching performance to meet the

stringent timing requirements of communications

infrastructure and industrial applications. The ultra-low

jitter and high power supply noise rejection (PSNR)

of the device can reduce bit error rates (BER) in highspeed

serial links.

The device can generate output clocks with 50-fs

RMS jitter using TI's proprietary Bulk Acoustic Wave

(BAW) VCO technology, independent of the jitter and

frequency of the XO and reference inputs.

更新时间:2025-10-31 15:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
25+
封装
500000
源自原厂成本,高价回收工厂呆滞
23+
NA
6800
原装正品,力挺实单
24+
6000
全新原厂原装正品现货,低价出售,实单可谈
TI(德州仪器)
2447
VQFN-48(7x7)
315000
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
23+
N/A
560
原厂原装
TI
23+
VQFN-48
9300
原装现货 支持实单
TI(德州仪器)
24+
QFN48EP(7x7)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI(德州仪器)
24+
NA/
8735
原厂直销,现货供应,账期支持!
TI(德州仪器)
VQFN-48-EP(7x7)
原装元器件供应配套服务商
12580
TI(德州仪器)
2526+
VQFN-48(7x7)
50000
只做原装优势现货库存,渠道可追溯