位置:DS90CR486VSX/NOPB.B > DS90CR486VSX/NOPB.B详情

DS90CR486VSX/NOPB.B中文资料

厂家型号

DS90CR486VSX/NOPB.B

文件大小

883.6Kbytes

页面数量

23

功能描述

DS90CR486 133MHz 48-Bit Channel Link Deserializer (6.384 Gbps)

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90CR486VSX/NOPB.B数据手册规格书PDF详情

1FEATURES

2• Up to 6.384 Gbps Throughput

• 66MHz to 133MHz Input Clock Support

• Reduces Cable and Connector Size and Cost

• Cable Deskew Function

• DC Balance Reduces ISI Distortion

• For Point-to-Point Backplane or Cable

Applications

• Low Power, 890 mW Typ at 133MHz

• Flow through Pinout for Easy PCB Design

• +3.3V Supply Voltage

• 100-pin TQFP Package

• Conforms to TIA/EIA-644-A-2001 LVDS

Standard

DESCRIPTION

The DS90CR486 receiver converts eight Low Voltage

Differential Signaling (LVDS) data streams back into

48 bits of LVCMOS/LVTTL data. Using a 133MHz

clock, the data throughput is 6.384Gbit/s

(798Mbytes/s).

The multiplexing of data lines provides a substantial

cable reduction. Long distance parallel single-ended

buses typically require a ground wire per active signal

(and have very limited noise rejection capability).

Thus, for a 48-bit wide data and one clock, up to 98

conductors are required. With this Channel Link

chipset as few as 19 conductors (8 data pairs, 1 clock

pair and a minimum of one ground) are needed. This

provides an 80% reduction in interconnect width,

which provides a system cost savings, reduces

connector physical size and cost, and reduces

shielding requirements due to the cables' smaller

form factor.

The DS90CR486 deserializer is improved over prior

generations of Channel Link devices and offers

higher bandwidth support and longer cable drive with

three areas of enhancement. To increase bandwidth,

the maximum clock rate is increased to 133 MHz and

8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis (on

DS90CR485) feature that provides additional output

current during transitions to counteract cable loading

effects. Optional DC balancing on a cycle-to-cycle

basis, is also provided to reduce ISI (Inter-Symbol Interference). With pre-emphasis and DC balancing,

a low distortion eye-pattern is provided at the receiver

end of the cable. A cable deskew capability has been

added to deskew long cables of pair-to-pair skew.

These three enhancements allow long cables to be

driven.

The DS90CR486 is intended to be used with the

DS90CR485 Channel Link Serializer. It is also backward compatible with serializers DS90CR481

and DS90CR483. The DS90CR486 is footprint

compatible with the DS90CR484.

The chipset is an ideal solution to solve EMI and

interconnect size problems for high-throughput pointto-

point applications.

For more details, please refer to the APPLICATIONS

INFORMATION section of this datasheet.

更新时间:2025-10-11 16:47:00
供应商 型号 品牌 批号 封装 库存 备注 价格
DS90CR486VSX/NOPB
25+
100-TQFP
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
NS/国半
2447
QFP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
NS/国半
23+
SSOP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
NS
24+
SMD
38
NS
25+
TSSOP.48
18000
原厂直接发货进口原装
NS
05+
TSOP
227
全新原装 绝对有货
NS
23+
TSSOP/48
7000
绝对全新原装!100%保质量特价!请放心订购!
NSC
2016+
TSSOP48
1783
只做原装,假一罚十,公司可开17%增值税发票!
NS
23+
TSSOP48
5000
原装正品,假一罚十
NS
24+
12
原装现货,可开13%税票