位置:DS90CR483AVJDXSLASHNOPB > DS90CR483AVJDXSLASHNOPB详情
DS90CR483AVJDXSLASHNOPB中文资料
DS90CR483AVJDXSLASHNOPB数据手册规格书PDF详情
1FEATURES
2• Up to 5.38 Gbits/sec Bandwidth
• 33 MHz to 112 MHz Input Clock Support
• LVDS SER/DES Reduces Cable and Connector
Size
• Pre-emphasis Reduces Cable Loading Effects
• DC Balance Data Transmission Provided by
Transmitter Reduces ISI Distortion
• Cable Deskew of +/−1 LVDS Data Bit Time (up
to 80 MHz Clock Rate)
• 5V Tolerant TxIN and Control Input Pins
• Flow Through Pinout for Easy PCB Design
• +3.3V Supply Voltage
• Transmitter Rejects Cycle-to-Cycle Jitter
• Conforms to ANSI/TIA/EIA-644-1995 LVDS
Standard
• Both Devices are Available in 100 Lead TQFP
Package
DESCRIPTION
The DS90CR483A transmitter converts 48 bits of
CMOS/TTL data into eight LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked pretransmit
clock is transmitted in parallel with the data eyestreams
over a ninth LVDS link. Every cycle of the
transmit clock 48 bits of input data are sampled and
transmitted. The DS90CR484A receiver converts the
LVDS data streams back into 48 bits of CMOS/TTL
data. At a transmit clock frequency of 112MHz, 48
bits of TTL data are transmitted at a rate of 672Mbps
per LVDS data channel. Using a 112MHz clock, the
data throughput is 5.38Gbit/s (672Mbytes/s).
The multiplexing of data lines provides a substantial
cable reduction. Long distance parallel single-ended
buses typically require a ground wire per active signal
(and have very limited noise rejection capability).
Thus, for a 48-bit wide data and one clock, up to 98
conductors are required. With this Channel Link
chipset as few as 19 conductors (8 data pairs, 1 clock
pair and a minimum of one ground) are needed. This
provides an 80% reduction in cable width, which
provides a system cost savings, reduces connector
physical size and cost, and reduces shielding
requirements due to the cables' smaller form factor.
The 48 CMOS/TTL inputs can support a variety of
signal combinations. For example, 6 8-bit words or 5
9-bit (byte + parity) and 3 controls.
The DS90CR483A/DS90CR484A chipset is improved over prior generations of Channel Link devices and
offers higher bandwidth support and longer cable
drive with three areas of enhancement. To increase
bandwidth, the maximum clock rate is increased to
112 MHz and 8 serialized LVDS outputs are
provided. Cable drive is enhanced with a user
selectable pre-emphasis feature that provides additional output current during transitions to
counteract cable loading effects. Optional DC
balancing on a cycle-to-cycle basis, is also provided
to reduce ISI (Inter-Symbol Interference). With pretransmit
emphasis and DC balancing, a low distortion eyestreams
pattern is provided at the receiver end of the cable. A
cable deskew capability has been added to deskew
long cables of pair-to-pair skew of up to +/−1 LVDS
data bit time (up to 80 MHz Clock Rate). These three
enhancements allow cables 5+ meters in length to be
driven.
The chipset is an ideal means to solve EMI and cable
size problems associated with wide, high speed TTL
interfaces.
For more details, please refer to the Applications
Information section of this datasheet.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NS/国半 |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
|||
NS/国半 |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
NS |
23+ |
BGA |
1 |
现货库存 |
|||
NS |
25+ |
TQFP-100 |
3200 |
全新原装进口,公司现货! |
|||
NS |
25+ |
TQFP |
18000 |
原厂直接发货进口原装 |
|||
NS |
23+ |
QFP |
2800 |
绝对全新原装!现货!特价!请放心订购! |
|||
NS |
24+ |
TQFP |
40 |
||||
NS |
25+ |
TSSOP |
3378 |
绝对原装公司现货供应!价格优势 |
|||
NS |
2016+ |
QFP |
3500 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
原厂正品 |
23+ |
TQFP |
5000 |
原装正品,假一罚十 |
DS90CR483AVJDXSLASHNOPB 资料下载更多...
DS90CR483AVJDXSLASHNOPB 芯片相关型号
- 11-6S-NB
- 11-6S-P
- 11-6S-W
- 3241117
- 3241121
- 3241123
- 3241124
- DS90CR483AVJDSLASHNOPB
- DS90CR483AVJDSLASHNOPB.B
- ISO6520F-Q1
- ISO6520FQDRQ1
- ISO6520FQDRQ1.A
- ISO6520FQDRQ1.B
- ISO6520-Q1
- ISO6520QDRQ1.A
- ISO6520QDRQ1.B
- ISO6521F-Q1
- ISO6521FQDRQ1.A
- ISO6521FQDRQ1.B
- ISO6521-Q1
- ISO6521QDRQ1.A
- ISO6521QDRQ1.B
- ISO7320CD.A
- MC0603N0R5C252CT
- MC0603N0R5C302CG
- MC0603N0R5C302CT
- MC0603N0R5C501CG
- MC0603N0R5C501CT
- MC0603N0R5C631CG
- MC0603N0R5C631CT
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105