位置:DS90CR483 > DS90CR483详情

DS90CR483中文资料

厂家型号

DS90CR483

文件大小

1194Kbytes

页面数量

28

功能描述

DS90CR483 / DS90CR484 48-Bit LVDS Channel Link SER/DES — 33 - 112 MHz

48-Bit LVDS Channel Link Serializer/Deserializer

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90CR483数据手册规格书PDF详情

1FEATURES

2• Up to 5.38 Gbits/sec Bandwidth

• 33 MHz to 112 MHz Input Clock Support

• LVDS SER/DES Reduces Cable and connector

Size

• Pre-Emphasis Reduces Cable Loading Effects

• DC Balance Data Transmission Provided by

Transmitter Reduces ISI Distortion

• Cable Deskew of +/−1 LVDS Data Bit Time (up

to 80 MHz Clock Rate)

• 5V Tolerant TxIN and Control Input Pins

• Flow Through Pinout for Easy PCB Design

• +3.3V Supply Voltage

• Transmitter Rejects Cycle-to-Cycle Jitter

• Conforms to ANSI/TIA/EIA-644-1995 LVDS

Standard

• Both Devices are Available in 100 Lead TQFP

Package

DESCRIPTION

The DS90CR483 transmitter converts 48 bits of

CMOS/TTL data into eight LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data

streams over a ninth LVDS link. Every cycle of the

transmit clock 48 bits of input data are sampled and

transmitted. The DS90CR484 receiver converts the

LVDS data streams back into 48 bits of CMOS/TTL

data. At a transmit clock frequency of 112MHz, 48

bits of TTL data are transmitted at a rate of 672Mbps

per LVDS data channel. Using a 112MHz clock, the

data throughput is 5.38Gbit/s (672Mbytes/s).

The multiplexing of data lines provides a substantial

cable reduction. Long distance parallel single-ended

buses typically require a ground wire per active signal

and have very limited noise rejection capability).

Thus, for a 48-bit wide data and one clock, up to 98

conductors are required. With this Channel Link

chipset as few as 19 conductors (8 data pairs, 1 clock pair and a minimum of one ground) are needed. This

provides an 80% reduction in cable width, which

provides a system cost savings, reduces connector

physical size and cost, and reduces shielding

requirements due to the cables' smaller form factor.

The 48 CMOS/TTL inputs can support a variety of

signal combinations. For example, 6 8-bit words or 5

9-bit (byte + parity) and 3 controls.

The DS90CR483/DS90CR484 chipset is improved

over prior generations of Channel Link devices and

offers higher bandwidth support and longer cable

drive with three areas of enhancement. To increase

bandwidth, the maximum clock rate is increased to

112 MHz and 8 serialized LVDS outputs are

provided. Cable drive is enhanced with a user

selectable pre-emphasis feature that provides

additional output current during transitions to

counteract cable loading effects. Optional DC

balancing on a cycle-to-cycle basis, is also provided

to reduce ISI (Inter-Symbol Interference). With preemphasis

and DC balancing, a low distortion eyepattern

is provided at the receiver end of the cable. A

cable deskew capability has been added to deskew

long cables of pair-to-pair skew of up to +/−1 LVDS

data bit time (up to 80 MHz Clock Rate). These three

enhancements allow cables 5+ meters in length to be

driven.

DS90CR483产品属性

  • 类型

    描述

  • 型号

    DS90CR483

  • 制造商

    NSC

  • 制造商全称

    National Semiconductor

  • 功能描述

    48-Bit LVDS Channel Link Serializer/Deserializer

更新时间:2025-10-16 11:16:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
SOP-16
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
NS
20+
TQFP
2860
原厂原装正品价格优惠公司现货欢迎查询
Texas Instruments
25+
QFP
18000
TI优势渠道,大量原装库存现货,交期快,欢迎询价。
TI(德州仪器)
24+
TQFP-100(14x14)
8498
支持大陆交货,美金交易。原装现货库存。
DALLAS
16+
QFP
4000
进口原装现货/价格优势!
DALLAS
25+
QFP
6500
独立分销商 公司只做原装 诚心经营 免费试样正品保证
NS
25+
TQFP
18000
原厂直接发货进口原装
NS
23+
QFP
2800
绝对全新原装!现货!特价!请放心订购!
NS
24+
TQFP
40
NS
25+
TSSOP
3378
绝对原装公司现货供应!价格优势

DS90CR483VJD/NOPB 价格

参考价格:¥92.8481

型号:DS90CR483VJD/NOPB 品牌:TI 备注:这里有DS90CR483多少钱,2025年最近7天走势,今日出价,今日竞价,DS90CR483批发/采购报价,DS90CR483行情走势销售排排榜,DS90CR483报价。