位置:DS90CR482VSSLASHNOPB > DS90CR482VSSLASHNOPB详情

DS90CR482VSSLASHNOPB中文资料

厂家型号

DS90CR482VSSLASHNOPB

文件大小

1215.72Kbytes

页面数量

26

功能描述

DS90CR481 / DS90CR482 48-Bit LVDS Channel Link SER/DES − 65 - 112 MHz

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90CR482VSSLASHNOPB数据手册规格书PDF详情

1FEATURES

2• 3.168 Gbits/sec Bandwidth with 66 MHz Clock

• 5.376 Gbits/sec Bandwidth with 112 MHz Clock

• 65 - 112 MHz Input Clock Support

• LVDS SER/DES Reduces Cable and Connector

Size

• Pre-Emphasis Reduces Cable Loading Effects

• Optional DC Balance Encoding Reduces ISI

Distortion

• Cable Deskew of +/−1 LVDS Data Bit Time (up

to 80 MHz Clock Rate)

• 5V Tolerant TxIN and Control Input Pins

• Flow Through Pinout for Easy PCB Design

• +3.3V Supply Voltage

• Transmitter Rejects Cycle-to-Cycle Jitter

• Conforms to ANSI/TIA/EIA-644-1995 LVDS

Standard

DESCRIPTION

The DS90CR481 transmitter converts 48 bits of

CMOS/TTL data into eight LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data prestreams

over a ninth LVDS link. Every cycle of the eyetransmit

clock 48 bits of input data are sampled and

transmitted. The DS90CR482 receiver converts the

LVDS data streams back into 48 bits of

LVCMOS/TTL data. At a transmit clock frequency of

112MHz, 48 bits of TTL data are transmitted at a rate

of 672Mbps per LVDS data channel. Using a 112MHz

clock, the data throughput is 5.38Gbit/s

(672Mbytes/s). At a transmit clock frequency of

112MHz, 48 bits of TTL data are transmitted at a rate

of 672Mbps per LVDS data channel. Using a 66MHz

clock, the data throughput is 3.168Gbit/s

(396Mbytes/s).

The multiplexing of data lines provides a substantial

cable reduction. Long distance parallel single-ended

buses typically require a ground wire per active signal

(and have very limited noise rejection capability).

Thus, for a 48-bit wide data and one clock, up to 98

conductors are required. With this Channel Link chipset as few as 19 conductors (8 data pairs, 1 clock

pair and a minimum of one ground) are needed. This

provides an 80% reduction in cable width, which

provides a system cost savings, reduces connector

physical size and cost, and reduces shielding

requirements due to the cables' smaller form factor.

The 48 CMOS/TTL inputs can support a variety of

signal combinations. For example, 6 8-bit words or 5

9-bit (byte + parity) and 3 controls.

The DS90CR481/DS90CR482 chipset is improved over prior generations of Channel Link devices and

offers higher bandwidth support and longer cable

drive with three areas of enhancement. To increase

bandwidth, the maximum clock rate is increased to

112 MHz and 8 serialized LVDS outputs are

provided. Cable drive is enhanced with a user

selectable pre-emphasis feature that provides

additional output current during transitions to

counteract cable loading effects. Optional DC

balancing on a cycle-to-cycle basis, is also provided

to reduce ISI (Inter-Symbol Interference). With prestreams

emphasis and DC balancing, a low distortion eyetransmit

pattern is provided at the receiver end of the cable. A

cable deskew capability has been added to deskew

long cables of pair-to-pair skew of up to +/−1 LVDS

data bit time (up to 80 MHz Clock Rate). These three

enhancements allow cables 5+ meters in length to be

driven.

The chipset is an ideal means to solve EMI and cable

size problems associated with wide, high speed TTL

interfaces.

更新时间:2025-10-16 16:28:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
TQFP100
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
TexasInstruments
18+
ICSERIALIZER48BIT100-TQF
6580
公司原装现货/欢迎来电咨询!
TI
16+
TQFP
10000
原装正品
Texas Instruments
24+
100-TQFP(14x14)
56200
一级代理/放心采购
TI(德州仪器)
2447
TQFP-100(14x14)
315000
1000个/圆盘一级代理专营品牌!原装正品,优势现货,
TI
25+
QFP-100
1000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
TQFP-100(14x14)
499
TI/德州仪器
24+
TQFP-100
9600
原装现货,优势供应,支持实单!
TI
23+
N/A
560
原厂原装
TI
22+
100TQFP
9000
原厂渠道,现货配单