位置:DS90CR287MTD/NOPB.B > DS90CR287MTD/NOPB.B详情

DS90CR287MTD/NOPB.B中文资料

厂家型号

DS90CR287MTD/NOPB.B

文件大小

1075.46Kbytes

页面数量

28

功能描述

DS90CR287/DS90CR288A 3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link - 85MHz

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90CR287MTD/NOPB.B数据手册规格书PDF详情

FEATURES

• 20 to 85 MHz Shift Clock Support

• 50% Duty Cycle on Receiver Output Clock

• 2.5 / 0 ns Set & Hold Times on TxINPUTs

• Low Power Consumption

• ±1V Common-Mode Range (around +1.2V)

• Narrow Bus Reduces Cable Size and Cost

• Up to 2.38 Gbps Throughput

• Up to 297.5 Mbytes/sec Bandwidth

• 345 mV (typ) Swing LVDS Devices for Low EMI

• PLL Requires no External Components

• Rising Edge Data Strobe

• Compatible with TIA/EIA-644 LVDS Standard

• Low Profile 56-Lead TSSOP Package

DESCRIPTION

The DS90CR287 transmitter converts 28 bits of

LVCMOS/LVTTL data into four LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data

streams over a fifth LVDS link. Every cycle of the

transmit clock 28 bits of input data are sampled and transmitted.

The DS90CR288A receiver converts the four LVDS

data streams back into 28 bits of LVCMOS/LVTTL

data. At a transmit clock frequency of 85 MHz, 28 bits

of TTL data are transmitted at a rate of 595 Mbps per

LVDS data channel. Using a 85 MHz clock, the data throughput is 2.38 Gbit/s (297.5 Mbytes/sec).

This chipset is an ideal means to solve EMI and

cable size problems associated with wide, high-speed

TTL interfaces.

更新时间:2025-10-20 16:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NSC
23+
TSSOP-56
65480
NSC
24+
544
NS
2016+
TSSOP56
3900
只做原装,假一罚十,公司可开17%增值税发票!
TI
20+
NA
53650
TI原装主营-可开原型号增税票
NS/国半
21+
TSSOP56
3000
百域芯优势 实单必成 可开13点增值税发票
TI(德州仪器)
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
TI(德州仪器)
24+/25+
10000
原装正品现货库存价优
TI/德州仪器
23+
TSSOP56
50000
全新原装正品现货,支持订货
NS
2019+/2020+
TSSOP56
3000
原装正品现货库存
NS/国半
2022+
TSSOP56
3000
原厂代理 终端免费提供样品