位置:DS90C387VJDSLASHNOPB.B > DS90C387VJDSLASHNOPB.B详情

DS90C387VJDSLASHNOPB.B中文资料

厂家型号

DS90C387VJDSLASHNOPB.B

文件大小

1209.28Kbytes

页面数量

34

功能描述

DS90C387, DS90CF388 Dual Pixel LVDS Display Interface (LDI)-SVGA/QXGA

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90C387VJDSLASHNOPB.B数据手册规格书PDF详情

1FEATURES

2• Complies with OpenLDI Specification for

Digital Display Interfaces

• 32.5 to 112/170MHz Clock Support for

DS90C387, 40 to 112MHz Clock Support for

DS90CF388

• Supports SVGA through QXGA Panel userResolutions

• Drives Long, Low Cost Cables

• Up to 5.38Gbps Bandwidth

• Pre-Emphasis Reduces Cable Loading Effects

• DC Balance Data Transmission Provided by

Transmitter Reduces ISI Distortion

• Cable Deskew of +/−1 LVDS Data Bit Time (up

to 80 MHz Clock Rate) of Pair-to-Pair Skew at FPDReceiver

Inputs; Intra-Pair Skew Tolerance of

300ps

• Dual Pixel Architecture Supports Interface to

GUI and Timing Controller; Optional Single

Pixel Transmitter Inputs Support Single Pixel

GUI Interface

• Transmitter Rejects Cycle-to-Cycle Jitter

• 5V Tolerant on Data and Control Input Pins

• Programmable Transmitter Data and Control

Strobe Select (Rising or Falling Edge Strobe)

• Backward Compatible Configuration Select eyewith

FPD-Link

• Optional Second LVDS Clock for Backward

Compatibility w/ FPD-Link

• Support for Two Additional User-Defined

Control Signals in DC Balanced Mode

• Compatible with ANSI/TIA/EIA-644-1995 LVDS

Standard

DESCRIPTION

The DS90C387/DS90CF388 transmitter/receiver pair

is designed to support dual pixel data transmission

between Host and Flat Panel Display up to QXGA

resolutions. The transmitter converts 48 bits (Dual

Pixel 24-bit color) of CMOS/TTL data into 8 LVDS

(Low Voltage Differential Signalling) data streams.

Control signals (VSYNC, HSYNC, DE and two userResolutions

defined signals) are sent during blanking intervals. At

a maximum dual pixel rate of 112MHz, LVDS data

line speed is 672Mbps, providing a total throughput of

5.38Gbps (672 Megabytes per second). Two other

modes are also supported. 24-bit color data (single

pixel) can be clocked into the transmitter at a maximum rate of 170MHz. In this mode, the

transmitter provides single-to-dual pixel conversion,

and the output LVDS clock rate is 85MHz maximum.

The third mode provides inter-operability with FPDReceiver

Link devices.

The LDI chipset is improved over prior generations of

FPD-Link devices and offers higher bandwidth

support and longer cable drive with three areas of

enhancement. To increase bandwidth, the maximum

pixel clock rate is increased to 112 (170) MHz and 8

serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis

feature that provides additional output current during

transitions to counteract cable loading effects. DC

balancing on a cycle-to-cycle basis, is also provided

to reduce ISI (Inter-Symbol Interference). With pre- emphasis and DC balancing, a low distortion eyewith

pattern is provided at the receiver end of the cable. A

cable deskew capability has been added to deskew

long cables of pair-to-pair skew of up to +/−1 LVDS

data bit time (up to 80 MHz Clock Rate). These three

enhancements allow cables 5+ meters in length to be

driven. This chipset is an ideal means to solve EMI

and cable size problems for high-resolution flat panel

applications. It provides a reliable interface based on

LVDS technology that delivers the bandwidth needed

for high-resolution panels while maximizing bit times,

and keeping clock rates low to reduce EMI and

shielding requirements. For more details, please refer

to Applications Information.

更新时间:2025-10-12 10:46:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
NS
23+
TQFP/100
7000
绝对全新原装!100%保质量特价!请放心订购!
NS
24+
TQFP100
55
NS
24+
TQFP/100
1068
原装现货假一罚十
NS
17+
QFP
12000
只做全新进口原装,现货库存
NS
23+
QFP
12000
全新原装假一赔十
NSC
18+
TQFP100
85600
保证进口原装可开17%增值税发票
NS
25+
TQFP100
4500
全新原装、诚信经营、公司现货销售
NS
22+
TQFP100
8000
原装正品支持实单
NS/国半
24+
QFP
3000
全新原装现货 优势库存