位置:DS90C387A_V01 > DS90C387A_V01详情
DS90C387A_V01中文资料
DS90C387A_V01数据手册规格书PDF详情
General Description
The DS90C387A/DS90CF388A transmitter/receiver pair is
designed to support dual pixel data transmission between
Host and Flat Panel Display up to QXGA resolutions. The
transmitter converts 48 bits (Dual Pixel 24-bit color) of
CMOS/TTL data and 3 control bits into 8 LVDS (Low Voltage
Differential Signalling) data streams. At a maximum dual
pixel rate of 112MHz, LVDS data line speed is 784Mbps,
providing a total throughput of 5.7Gbps (714 Megabytes per
second).
The LDI chipset is improved over prior generations of FPDLink
devices and offers higher bandwidth support and longer
cable drive. To increase bandwidth, the maximum pixel clock
rate is increased to 112 MHz and 8 serialized LVDS outputs
are provided. Cable drive is enhanced with a user selectable
pre-emphasis feature that provides additional output current
during transitions to counteract cable loading effects.
The DS90C387A transmitter provides a second LVDS output
clock. Both LVDS clocks are identical. This feature supports
backward compatibility with the previous generation of FPDLink
Receivers - the second clock allows the transmitter to
interface to panels using a ’dual pixel’ configuration of two
24-bit or 18-bit FPD-Link receivers.
This chipset is an ideal means to solve EMI and cable size
problems for high-resolution flat panel applications. It provides
a reliable interface based on LVDS technology that
delivers the bandwidth needed for high-resolution panels
while maximizing bit times, and keeping clock rates low to
reduce EMI and shielding requirements. For more details,
please refer to the “Applications Information” section of this
datasheet.
Features
Supports SVGA through QXGA panel resolutions
32.5 to 112/170MHz clock support
Drives long, low cost cables
Up to 5.7 Gbps bandwidth
Pre-emphasis reduces cable loading effects
Dual pixel architecture supports interface to GUI and
timing controller; optional single pixel transmitter inputs
support single pixel GUI interface
Transmitter rejects cycle-to-cycle jitter
5V tolerant on data and control input pins
Programmable transmitter data and control strobe select
(rising or falling edge strobe)
Backward compatible with FPD-Link
Compatible with ANSI/TIA/EIA-644-1995 LVDS Standard
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
NS |
23+ |
QFP |
8650 |
受权代理!全新原装现货特价热卖! |
|||
NS |
24+ |
QFP |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
|||
HARRIS/哈里斯 |
23+ |
QFP |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
|||
HARRIS/哈里斯 |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
|||
HARRIS/哈里斯 |
24+ |
QFP |
12000 |
原装正品 有挂就有货 |
|||
HARRIS/哈里斯 |
23+ |
QFP |
98900 |
原厂原装正品现货!! |
|||
NS/国半 |
24+ |
NA/ |
3262 |
原装现货,当天可交货,原型号开票 |
|||
NS/国半 |
24+ |
QFP |
13718 |
只做原装 公司现货库存 |
|||
NS |
13+ |
TQFP100P |
1922 |
原装分销 |
|||
NS |
TQFP-100 |
3200 |
原装长期供货! |
DS90C387A_V01 资料下载更多...
DS90C387A_V01 芯片相关型号
- 463 25
- 463 34
- 463 44
- 463 52
- 463E
- 78120.W0005-1
- 78120.W0005-4
- 78120.W0008-1
- 78120.W0008-4
- 78120.W0012-1
- 78120.W0012-4
- 78120.W0018-1
- 78120.W0018-4
- 78120.W0023-1
- 78120.W0023-4
- CDCLVD1208RHDR
- CDCLVD1208RHDR.A
- CDCLVD1208RHDT
- CDCLVD1208RHDT.A
- CDCLVD1208RHDTG4
- CDCLVD1208RHDTG4.A
- DS90C387
- DS90C387A
- DS90C387AVJD/NOPB
- DS90C387AVJD/NOPB.B
- DS90C387AVJDSLASHNOPB
- DS90C387AVJDSLASHNOPB.B
- MP6619LGQ
TI2相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
