位置:DS90C385AMTSLASHNOPB > DS90C385AMTSLASHNOPB详情

DS90C385AMTSLASHNOPB中文资料

厂家型号

DS90C385AMTSLASHNOPB

文件大小

835.64Kbytes

页面数量

20

功能描述

3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display Link-87.5 MHz

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90C385AMTSLASHNOPB数据手册规格书PDF详情

1FEATURES

23• Pin-to-Pin Compatible to DS90C383,

DS90C383A and DS90C385

• No Special Start-Up Sequence Required

between Clock/Data and /PD Pins. Input

Signals (Clock and Data) can be Applied Either

Before or After the Device is Powered.

• Support Spread Spectrum Clocking up to

100kHz Frequency Modulation and Deviations

of ±2.5% Center Spread or -5% Down Spread

• “Input Clock Detection Feature Will Pull All

LVDS Pairs to Logic Low When Input Clock is

Missing and When /PD Pin is Logic High

• 18 to 87.5 MHz Shift Clock Support

• Tx Power Consumption < 147 mW (typ) at

87.5MHz Grayscale

• Tx Power-Down Mode < 60 μW (typ)

• Supports VGA, SVGA, XGA, SXGA(Dual Pixel),

SXGA+(Dual Pixel), UXGA(Dual Pixel).

• Narrow Bus Reduces Cable Size and Cost

• Up to 2.45 Gbps Throughput

• Up to 306.25Megabyte/sec Bandwidth

• 345 mV (typ) Swing LVDS Devices for Low EMI

• PLL Requires No External Components

• Compliant to TIA/EIA-644 LVDS standard

• Low Profile 56-lead TSSOP Package

DESCRIPTION

The DS90C385A is a pin to pin compatible

replacement for DS90C383, DS90C383A and

DS90C385. The DS90C385A has additional features

and improvements making it an ideal replacement for

DS90C383, DS90C383A and DS90C385. family of

LVDS Transmitters.

The DS90C385A transmitter converts 28 bits of

LVCMOS/LVTTL data into four LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data

streams over the fifth LVDS link. Every cycle of the

transmit clock 28 bits of input data are sampled and

transmitted. At a transmit clock frequency of 87.5

MHz, 24 bits of RGB data and 3 bits of LCD timing

and control data (FPLINE, FPFRAME, DRDY) are

transmitted at a rate of 612.5Mbps per LVDS data

channel. Using a 87.5 MHz clock, the data throughput

is 306.25Mbytes/sec. This transmitter can be

programmed for Rising edge strobe or Falling edge

strobe through a dedicated pin. A Rising edge or

Falling edge strobe transmitter will interoperate with a

Falling edge strobe FPDLink Receiver without any

translation logic.

This chipset is an ideal means to solve EMI and

cable size problems associated with wide, high-speed TTL interfaces with added Spread Spectrum Clocking

support.

更新时间:2025-11-4 15:47:00
供应商 型号 品牌 批号 封装 库存 备注 价格
N/A
23+
NA
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
NationalSemiconductorNS
13+
2373
原装分销
NS
25+
TSSOP
1000
强调现货,随时查询!
NATIONAL
24+/25+
151
原装正品现货库存价优
NS
24+
TSSOP
770
NSC
TSSOP56
630
正品原装--自家现货-实单可谈
NSC
23+
SOP
20000
原厂授权代理分销现货只做原装正迈科技样品支持现货
NS
2016+
TSSOP56
542
只做原装,假一罚十,公司可开17%增值税发票!
TI
25+
TSSOP56
27292
百分百原装正品 真实公司现货库存 本公司只做原装 可
NS
24+
TSSOP
1068
原装现货假一罚十