位置:DS90C365AMTSLASHNOPB.A > DS90C365AMTSLASHNOPB.A详情

DS90C365AMTSLASHNOPB.A中文资料

厂家型号

DS90C365AMTSLASHNOPB.A

文件大小

663.87Kbytes

页面数量

20

功能描述

3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display Link-87.5 MHz

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

DS90C365AMTSLASHNOPB.A数据手册规格书PDF详情

1FEATURES

23• Pin-to-pin compatible to DS90C363,

DS90C363A and DS90C365

• No special start-up sequence required

between clock/data and /PD pins. Input signals

(clock and data) can be applied either before

or after the device is powered.

• Support Spread Spectrum Clocking up to

100kHz frequency modulation & deviations of

±2.5% center spread or -5% down spread.

• “Input Clock Detection” feature will pull all

LVDS pairs to logic low when input clock is

missing and when /PD pin is logic high.

• 18 to 87.5 MHz shift clock support

• Tx power consumption < 146 mW (typ) at 87.5

MHz Grayscale

• Tx Power-down mode < 37 uW (typ)

• Supports VGA, SVGA, XGA, SXGA (dual pixel),

SXGA+ (dual pixel), UXGA (dual pixel).

• Narrow bus reduces cable size and cost

• Up to 1.785 Gbps throughput

• Up to 223.125 Megabytes/sec bandwidth

• 345 mV (typ) swing LVDS devices for low EMI

• PLL requires no external components

• Compliant to TIA/EIA-644 LVDS standard

• Low profile 48-lead TSSOP package

DESCRIPTION

The DS90C365A is a pin to pin compatible

replacement for DS90C363, DS90C363A and

DS90C365. The DS90C365A has additional features

and improvements making it an ideal replacement for

DS90C363, DS90C363A and DS90C365. family of

LVDS Transmitters.

The DS90C365A transmitter converts 21 bits of

LVCMOS/LVTTL data into four LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data

streams over the fourth LVDS link. Every cycle of the

transmit clock 21 bits RGB of input data are sampled

and transmitted. At a transmit clock frequency of 87.5

MHz, 21 bits of RGB data and 3 bits of LCD timing

and control data (FPLINE, FPFRAME, DRDY) are

transmitted at a rate of 612.5 Mbps per LVDS data

channel. Using a 87.5 MHz clock, the data throughput

is 229.687 Mbytes/sec. This transmitter can be

programmed for Rising edge strobe or Falling edge

strobe through a dedicated pin. A Rising edge or

Falling edge strobe transmitter will interoperate with a

Falling edge strobe FPDLink Receiver without any

translation logic.

This chipset is an ideal means to solve EMI and

cable size problems associated with wide, high-speed TTL interfaces with added Spead Spectrum Clocking

support..

更新时间:2025-11-5 16:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NS
24+
TSSOP
69
NS
2016+
TSSOP48
3309
只做原装,假一罚十,公司可开17%增值税发票!
NS
24+
TSSOP
1068
原装现货假一罚十
TI
1702+
TSSOP48
8600
只做原装进口,假一罚十
TI
24+
TSSOP48
30000
TI一级代理商专营进口原装现货假一赔十
TI
23+
TSSOP48
8560
受权代理!全新原装现货特价热卖!
TI
18+
TSSOP48
85600
保证进口原装可开17%增值税发票
TI/德州仪器
24+
TSSOP48
4
十年芯程一路原装
NS
20+
TSSOP48
19570
原装优势主营型号-可开原型号增税票
TI
20+
TSSOP48
11520
特价全新原装公司现货