位置:DS25BR110 > DS25BR110详情
DS25BR110中文资料
DS25BR110数据手册规格书PDF详情
1FEATURES
2• DC - 3.125 Gbps Low Jitter, High Noise
Immunity, Low Power Operation
• Receive Equalization Reduces ISI Jitter Due to
Media Loss
• Transmit Pre-Emphasis Drives Lossy
Backplanes and Cables
• On-Chip 100Ω Input and Output Termination:
– Minimizes Insertion and Return Losses
– Reduces Component Count
– Minimizes Board Space
• DS25BR101 Eliminates On-Chip Input
Termination for Added Design Flexibility
• 7 kV ESD on LVDS I/O Pins Protects Adjoining
Components
• Small 3 mm x 3 mm WSON-8 Space Saving
Package
APPLICATIONS
• Clock and Data Buffering
• Metallic Cable Driving and Equalization
• FR-4 Equalization
DESCRIPTION
The DS25BR100 and DS25BR101 are single channel
3.125 Gbps LVDS buffers optimized for high-speed
signal transmission over lossy FR-4 printed circuit
board backplanes and balanced metallic cables. Fully
differential signal paths ensure exceptional signal
integrity and noise immunity.
The DS25BR100 and DS25BR101 feature transmit
pre-emphasis (PE) and receive equalization (EQ),
making them ideal for use as a repeater device.
Other LVDS devices with similar IO characteristics include the following products. The DS25BR120
features four levels of pre-emphasis for use as an
optimized driver device, while the DS25BR110
features four levels of equalization for use as an
optimized receiver device. The DS25BR150 is a
buffer/repeater with the lowest power consumption
and does not feature transmit pre-emphasis nor
receive equalization.
Wide input common mode range allows the receiver
to accept signals with LVDS, CML and LVPECL
levels; the output levels are LVDS. A very small
package footprint requires minimal space on the
board while the flow-through pinout allows easy board
layout. On the DS25BR100 the differential input and
output is internally terminated with a 100Ω resistor to
lower return losses, reduce component count and
further minimize board space. For added design
flexibility the 100Ω input terminations on the
DS25BR101 have been eliminated. This elimination
enables a designer to adjust the termination for
custom interconnect topologies and layout.
DS25BR110产品属性
- 类型
描述
- 型号
DS25BR110
- 制造商
NSC
- 制造商全称
National Semiconductor
- 功能描述
3.125 Gbps LVDS Buffer with Receive Equalization
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
24+ |
TSSOP30 |
6000 |
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现 |
||||
TI(德州仪器) |
23+ |
WSON-8 |
13650 |
公司只做原装正品,假一赔十 |
|||
TI/德州仪器 |
23+ |
BGA |
3500 |
正规渠道,只有原装! |
|||
TI/德州仪器 |
22+ |
WSON-8 |
500000 |
原装现货支持实单价优/含税 |
|||
TI(德州仪器) |
24+ |
DFN-8(3x3) |
10965 |
支持大陆交货,美金交易。原装现货库存。 |
|||
TI/德州仪器 |
25+ |
WSON-8 |
4987 |
强势库存!绝对原装公司现货! |
|||
TI |
24+ |
WSON|8 |
70230 |
免费送样原盒原包现货一手渠道联系 |
|||
TI |
2024+ |
N/A |
70000 |
柒号只做原装 现货价秒杀全网 |
|||
NS(国半) |
24+ |
N/A |
12936 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
|||
TI |
24+ |
WSON8 |
8500 |
只做原装正品假一赔十为客户做到零风险!! |
DS25BR110TSD/NOPB 价格
参考价格:¥17.5364
DS25BR110 资料下载更多...
DS25BR110 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105