位置:CY74FCT273TSOCT.B > CY74FCT273TSOCT.B详情

CY74FCT273TSOCT.B中文资料

厂家型号

CY74FCT273TSOCT.B

文件大小

249.67Kbytes

页面数量

13

功能描述

8-BIT REGISTERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CY74FCT273TSOCT.B数据手册规格书PDF详情

Function, Pinout, and Drive Compatible

With FCT and F Logic

Reduced VOH (Typically = 3.3 V) Versions

of Equivalent FCT Functions

Edge-Rate Control Circuitry for

Significantly Improved Noise

Characteristics

Ioff Supports Partial-Power-Down Mode

Operation

Matched Rise and Fall Times

ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

Fully Compatible With TTL Input and

Output Logic Levels

CY54FCT273T

– 32-mA Output Sink Current

– 12-mA Output Source Current

CY74FCT273T

– 64-mA Output Sink Current

– 32-mA Output Source Current

description

The ’FCT273T devices consist of eight

edge-triggered D-type flip-flops with individual

D inputs and Q outputs. The common

buffered-clock (CP) and master-reset (MR) inputs

load and reset all flip-flops simultaneously. These

devices are edge-triggered registers. The state of

each D input (one setup time before the

low-to-high clock transition) is transferred to the

corresponding flip-flop’s Q output. All outputs are

forced low by a low logic level on the MR input.

This device is fully specified for

partial-power-down applications using Ioff. The Ioff

circuitry disables the outputs, preventing

damaging current backflow through the device

when it is powered down.

更新时间:2025-10-10 9:10:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYP
24+/25+
1358
原装正品现货库存价优
CYP
2015+
DIP/SOP
19889
一级代理原装现货,特价热卖!
CYP
25+
SSOP-24
18000
原厂直接发货进口原装
CYPRESS
24+
SSOP
3500
原装现货,可开13%税票
CYPRESS
2025+
SSOP24
3720
全新原厂原装产品、公司现货销售
CYPRESS
2023+
SSOP
50000
原装现货
23+
原厂正规渠道
5000
专注配单,只做原装进口现货
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
TI/德州仪器
25+
原厂封装
10280