位置:CY54FCT273ATLMB.Z > CY54FCT273ATLMB.Z详情

CY54FCT273ATLMB.Z中文资料

厂家型号

CY54FCT273ATLMB.Z

文件大小

247.75Kbytes

页面数量

13

功能描述

8-BIT REGISTERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CY54FCT273ATLMB.Z数据手册规格书PDF详情

Function, Pinout, and Drive Compatible

With FCT and F Logic

Reduced VOH (Typically = 3.3 V) Versions

of Equivalent FCT Functions

Edge-Rate Control Circuitry for

Significantly Improved Noise

Characteristics

Ioff Supports Partial-Power-Down Mode

Operation

Matched Rise and Fall Times

ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

Fully Compatible With TTL Input and

Output Logic Levels

CY54FCT273T

– 32-mA Output Sink Current

– 12-mA Output Source Current

CY74FCT273T

– 64-mA Output Sink Current

– 32-mA Output Source Current

description

The ’FCT273T devices consist of eight

edge-triggered D-type flip-flops with individual

D inputs and Q outputs. The common

buffered-clock (CP) and master-reset (MR) inputs

load and reset all flip-flops simultaneously. These

devices are edge-triggered registers. The state of

each D input (one setup time before the

low-to-high clock transition) is transferred to the

corresponding flip-flop’s Q output. All outputs are

forced low by a low logic level on the MR input.

This device is fully specified for

partial-power-down applications using Ioff. The Ioff

circuitry disables the outputs, preventing

damaging current backflow through the device

when it is powered down.

更新时间:2025-10-11 15:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
CYPRESS
22+
CDIP
536
原装现货
CYPRESS
23+
CDIP
8000
只做原装现货
Cypress
CDIP-20
8600
Cypress一级分销,原装原盒原包装!
TI
25+
CDIP20
8880
原装认准芯泽盛世!
TI
02+33
32
公司优势库存 热卖中!
TI/德州仪器
24+
CDIP20
1500
只供应原装正品 欢迎询价
22+
5000
TI
23+
CDIP20
5000
全新原装,支持实单,非诚勿扰
TI/德州仪器
2023+
DIP
20000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站