位置:CDCU2A877NMKT > CDCU2A877NMKT详情
CDCU2A877NMKT中文资料
CDCU2A877NMKT数据手册规格书PDF详情
FEATURES
· 1.8-V/1.9-V Phase Lock Loop Clock Driver for
Double Data Rate ( DDR II ) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 125 MHz to 410 MHz
· Application Frequency: 160 MHz to 410 MHz
· Low Jitter (Cycle-Cycle): ±40 ps
· Low Output Skew: 35 ps
· Stabilization Time <6 μs
· Distributes One Differential Clock Input to 10
Differential Outputs
· High-Drive Version of CDCUA877
· 52-Ball mBGA (MicroStar Junior™ BGA,
0,65-mm pitch)
· External Feedback Pins ( FBIN, FBIN ) are
Used to Synchronize the Outputs to the Input
Clocks
· Meets or Exceeds CUA877/CUA878
Specification PLL Standard for
PC2-3200/4300/5300/6400
· Fail-Safe Inputs
DESCRIPTION
The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to 10 differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
0°C to 70°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
23+ |
52-NFBGA |
3128 |
原装正品代理渠道价格优势 |
|||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
||||
Texas Instruments(德州仪器) |
24+ |
NFBGA (NMK) |
690000 |
代理渠道/支持实单/只做原装 |
|||
Texas Instruments |
25+ |
52-VFBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
TI/德州仪器 |
24+ |
NFBGA52 |
42000 |
只做原装进口现货 |
|||
TI/德州仪器 |
2450+ |
NFBGA52 |
9850 |
只做原厂原装正品现货或订货假一赔十! |
|||
TI |
25+ |
BGA |
1000 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
17+ |
BGA-52 |
6200 |
100%原装正品现货 |
|||
TI |
1651+ |
BGA-52 |
7500 |
只做原装进口,假一罚十 |
|||
TexasInstruments |
18+ |
ICPLLCLOCKDRIVER1.8V52-B |
6580 |
公司原装现货/欢迎来电咨询! |
CDCU2A877NMKT 资料下载更多...
CDCU2A877NMKT 芯片相关型号
- BK4829
- BK4829QN32A
- CDCU2A877NMKR
- CDCU2A877NMKR.A
- CDCU2A877NMKT.A
- CDCU2A877ZQL
- CL32Y476KPVVPJ
- CL32Y476KPVVPN
- DCL520C00
- DCL520D00
- DCL521C00
- DCL521D00
- DCL52XX00
- GQM22M5C2HR60BB01L
- ISL95831
- ISL95831IRTZ
- NT6DL64T64CK-S1
- ORD311
- ORD324
- ORD324S-1
- T495D156-025A-4095
- T495D156-025A-E100
- T495D156-025A-E200
- T495D156-025A-E230
- T495D156-025A-E275
- T495D156-035A-E225
- T495D156-035A-E260
- T495D156-035A-E300
- TPSB2260060375
- UM95089
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105