位置:CDCM7005 > CDCM7005详情
CDCM7005中文资料
CDCM7005数据手册规格书PDF详情
1 Features
1• High Performance LVPECL and LVCMOS PLL
Clock Synchronizer
• Two Reference Clock Inputs (Primary and
Secondary Clock) for Redundancy Support With
Manual or Automatic Selection
• Accepts LVCMOS Input Frequencies Up to
200 MHz
• VCXO_IN Clock is Synchronized to One of the
Two Reference Clocks
• VCXO_IN Frequencies Up to 2 GHz (LVPECL)
• Outputs can be a Combination of LVPECL and
LVCMOS (Up to Five Differential LVPECL Outputs
or Up to 10 LVCMOS Outputs)
• Output Frequency is Selectable by x1, /2, /3, /4,
/6, /8, /16 on Each Output Individually
• Efficient Jitter Cleaning from Low PLL Loop
Bandwidth
• Low Phase Noise PLL Core
• Programmable Phase Offset (PRI_REF and
SEC_REF to Outputs)
• Wide Charge Pump Current Range From
200 μA to 3 mA
• Analog and Digital PLL Lock Indication
• Provides VBB Bias Voltage Output for Single-
Ended Input Signals (VCXO_IN)
• Frequency Hold Over Mode Improves Fail-Safe
Operation
• Power-Up Control Forces LVPECL Outputs to Tri-
State at VCC < 1.5 V
• SPI Controllable Device Setting
• 3.3-V Power Supply
• High-Performance 52 Pin Ceramic Quad Flat
Pack (HFG)
• Rad-Tolerant : 50 kRad (Si) TID
• QML-V Qualified, SMD 5962-07230
• Military Temperature Range: –55°C to 125°C Tcase
• Engineering Evaluation (/EM) Samples are
Available
(1) These units are intended for engineering evaluation only.
They are processed to a non-compliant flow (for example, no
burn-in, and so forth) and are tested to temperature rating of
25°C only. These units are not suitable for qualification,
production, radiation testing or flight use. Parts are not
warranted for performance on full MIL specified temperature
range of –55°C to 125°C or operating life.
2 Applications
• Low-Jitter Clock Distribution
• SERDES Links
• Analog Data Converters
• Digital-to-Analog Converters
3 Description
The CDCM7005-SP is a high-performance, low
phase noise and low skew clock synchronizer that
synchronizes a VCXO (voltage controlled crystal
oscillator) or VCO (voltage controlled oscillator)
frequency to one of the two reference clocks. The
programmable pre-divider M and the feedbackdividers
N and P give a high flexibility to the
frequency ratio of the reference clock to VC(X)O as
VC(X)O_IN / PRI_REF = (N × P) / M or VC(X)O_IN /
SEC_REF = (N × P) / M.
VC(X)O_IN clock operates up to 2 GHz. Through the
selection of external VC(X)O and loop filter
components, the PLL loop bandwidth and damping
factor can be adjust to meet different system
requirements.
CDCM7005产品属性
- 类型
描述
- 型号
CDCM7005
- 制造商
TI
- 制造商全称
Texas Instruments
- 功能描述
3.3-V HIGH PERFORMANCE CLOCK SYNCHRONIZER AND JITTER CLEANER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
24+ |
WQFN-32 |
6000 |
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现 |
||||
TI(德州仪器) |
24+ |
标准封装 |
7548 |
原厂直销,大量现货库存,交期快。价格优,支持账期 |
|||
TI/德州仪器 |
25+ |
QFN |
8800 |
公司只做原装,可来电咨询 |
|||
TI/德州仪器 |
25+ |
QFN48 |
12496 |
TI/德州仪器原装正品CDCM7005RGZT即刻询购立享优惠#长期有货 |
|||
TI/德州仪器 |
25+ |
QFN |
10000 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
17+ |
QFN |
6200 |
100%原装正品现货 |
|||
TI |
16+ |
VQFN48 |
32500 |
全新原装现货供应2 |
|||
TI/德州仪器 |
23+ |
VQFN48 |
18204 |
原装正品代理渠道价格优势 |
|||
TI |
最新 |
1000 |
原装正品现货 |
||||
Texas Instruments |
25+ |
QFN-48 |
18000 |
TI优势渠道,大量原装库存现货,交期快,欢迎询价。 |
CDCM7005ZVAT 价格
参考价格:¥123.6035
CDCM7005 资料下载更多...
CDCM7005 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105