位置:CDCF2509PWR.B > CDCF2509PWR.B详情

CDCF2509PWR.B中文资料

厂家型号

CDCF2509PWR.B

文件大小

474.4Kbytes

页面数量

15

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCF2509PWR.B数据手册规格书PDF详情

Use CDCVF2509A as a Replacement for

this Device

Designed to Meet PC133 SDRAM

Registered DIMM Specification Rev. 0.9

Spread Spectrum Clock Compatible

Operating Frequency 25 MHz to 140 MHz

Static Phase Error Distribution at 66 MHz to

133 MHz is ±125 ps

Jitter (cyc−cyc) at 66 MHz to 133 MHz Is

|70| ps

Available in Plastic 24-Pin TSSOP

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to One Bank of

Five and One Bank of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback (FBIN) Terminal Is Used

to Synchronize the Outputs to the Clock

Input

On-Chip Series Damping Resistors

No External RC Network Required

Operates at 3.3 V

description

The CDCF2509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL

to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.

It is specifically designed for use with synchronous DRAMs. The CDCF2509 operates at 3.3 V VCC. It also

provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output

signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled

or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in

phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDCF2509 does not require external RC networks. The loop filter

for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDCF2509 requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required following power up and application

of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback

signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.

The CDCF2509 is characterized for operation from 0°C to 85°C.

For application information refer to application reports High Speed Distribution Design Techniques for

CDC509/516/2509/2510/2516 (literature number SLMA003) and Using CDC2509A/2510A PLL with Spread

Spectrum Clocking (SSC) (literature number SCAA039).

更新时间:2025-11-28 16:19:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TexasInstruments
18+
IC3.3VPLLCLOCK-DRVR24-TS
6580
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
24-TSSOP
53200
一级代理/放心采购
TI
25+
SSOP-24
2000
就找我吧!--邀您体验愉快问购元件!
TI
23+
N/A
560
原厂原装
TI
22+
24TSSOP
9000
原厂渠道,现货配单
TI
2025+
TSSOP24
4845
全新原厂原装产品、公司现货销售
Texas Instruments(德州仪器)
24+
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
24-TSSOP(0.173 4.40mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI
25+
TSSOP24
2110
原装正品,假一罚十!
Texas Instruments
24+
/
3000
全新、原装