位置:CDC318ADL > CDC318ADL详情

CDC318ADL中文资料

厂家型号

CDC318ADL

文件大小

290.07Kbytes

页面数量

16

功能描述

1-LINE TO 18-LINE CLOCK DRIVER WITH 12C CONTROL INTERFACE

时钟驱动器及分配 1Line18Line Clk Drvr

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDC318ADL数据手册规格书PDF详情

High-Speed, Low-Skew 1-to-18 Clock Buffer

for Synchronous DRAM (SDRAM) Clock

Buffering Applications

Output Skew, tsk(o), Less Than 250 ps

Pulse Skew, tsk(p), Less Than 500 ps

Supports up to Four Unbuffered SDRAM

Dual Inline Memory Modules (DIMMs)

I2C Serial Interface Provides Individual

Enable Control for Each Output

Operates at 3.3 V

Distributed VCC and Ground Pins Reduce

Switching Noise

100-MHz Operation

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015

Packaged in 48-Pin Shrink Small Outline

(DL) Package

description

The CDC318A is a high-performance clock buffer

designed to distribute high-speed clocks in PC

applications. This device distributes one input (A)

to 18 outputs (Y) with minimum skew for clock

distribution. The CDC318A operates from a 3.3-V

power supply. It is characterized for operation

from 0°C to 70°C.

This device has been designed with consideration

for optimized EMI performance. Depending on the

application layout, damping resistors in series to

the clock outputs (like proposed in the PC100

specification) may not be needed in most cases.

The device provides a standard mode (100K-bits/s) I2C serial interface for device control. The implementation

is as a slave/receiver. The device address is specified in the I2C device address table. Both of the I2C inputs

(SDATA and SCLOCK) are 5-V tolerant and provide integrated pullup resistors (typically 140 kΩ).

Three 8-bit I2C registers provide individual enable control for each of the outputs. All outputs default to enabled

at powerup. Each output can be placed in a disabled mode with a low-level output when a low-level control bit

is written to the control register. The registers are write only and must be accessed in sequential order (i.e.,

random access of the registers is not supported).

The CDC318A provides 3-state outputs for testing and debugging purposes. The outputs can be placed in a

high-impedance state via the output-enable (OE) input. When OE is high, all outputs are in the operational state.

When OE is low, the outputs are placed in a high-impedance state. OE provides an integrated pullup resistor.

CDC318ADL产品属性

  • 类型

    描述

  • 型号

    CDC318ADL

  • 功能描述

    时钟驱动器及分配 1Line18Line Clk Drvr

  • RoHS

  • 制造商

    Micrel

  • 1

    4

  • 输出类型

    Differential

  • 最大输出频率

    4.2 GHz

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-8

  • 封装

    Reel

更新时间:2025-10-10 16:10:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP48300mil
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI/德州仪器
24+
SSOP48
10000
只做原装,实单最低价支持
TI
24+
SSOP48
8500
只做原装正品假一赔十为客户做到零风险!!
TI
24+
377
48-SSOP
TEXASINSTRUMENTS
23+
NA
131
专做原装正品,假一罚百!
TI
20+
SSOP
65790
原装优势主营型号-可开原型号增税票
Texas Instruments
24+
48-SSOP
56200
一级代理/放心采购
TI(德州仪器)
2447
SSOP-48
315000
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
25+
SSOP-48
932
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
SSOP-48
499

CDC318ADLR 价格

参考价格:¥26.7048

型号:CDC318ADLR 品牌:TI 备注:这里有CDC318ADL多少钱,2025年最近7天走势,今日出价,今日竞价,CDC318ADL批发/采购报价,CDC318ADL行情走势销售排排榜,CDC318ADL报价。