位置:CD74HC40103QM96EP.A > CD74HC40103QM96EP.A详情

CD74HC40103QM96EP.A中文资料

厂家型号

CD74HC40103QM96EP.A

文件大小

800.06Kbytes

页面数量

14

功能描述

HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD74HC40103QM96EP.A数据手册规格书PDF详情

Controlled Baseline

− One Assembly/Test Site, One Fabrication

Site

Extended Temperature Performance of

−40°C to 125°C

Enhanced Diminishing Manufacturing

Sources (DMS) Support

Enhanced Product-Change Notification

Qualification Pedigree†

Synchronous or Asynchronous Preset

Cascadable in Synchronous or Ripple

Mode

Fanout (Over Temperature Range)

− Standard Outputs . . . 10 LSTTL Loads

− Bus Driver Outputs . . . 15 LSTTL Loads

Balanced Propagation Delay and Transition

Times

Significant Power Reduction Compared to

LSTTL Logic ICs

VCC Voltage = 2 V to 6 V

High Noise Immunity NIL or NIH = 30% of

VCC, VCC = 5 V

description/ordering information

The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage

synchronous down counter with a single output, which is active when the internal count is zero. The device

contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for

clearing the counter to its maximum count, and for presetting the counter either synchronously or

asynchronously. All control inputs and the terminal count (TC) output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the clock (CP)

output. Counting is inhibited when the terminal enable (TE) input is high. TC goes low when the count reaches

zero, if TE is low, and remains low for one full clock period.

When the synchronous preset enable (PE) input is low, data at the P0−P7 inputs are clocked into the counter on

the next positive clock transition, regardless of the state of TE. When the asynchronous preset enable (PL) input

is low, data at the P0−P7 inputs asynchronously are forced into the counter, regardless of the state of the PE, TE,

or CP inputs. Inputs P0−P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset

(MR) input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of

any other input. The precedence relationship between control inputs is indicated in the truth table.

更新时间:2025-10-6 10:03:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Texas Instruments
24+
16-SOIC
56200
一级代理/放心采购
TI
25+
SOP-16
1001
就找我吧!--邀您体验愉快问购元件!
TI
22+
16SOIC
9000
原厂渠道,现货配单
TI
23+
16SOIC
9000
原装正品,支持实单
Texas Instruments
25+
16-SOIC(0.154 3.90mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
RCA
25+
uMAX-8
18000
原厂直接发货进口原装
RCA
23+
DIP-32
5000
原装正品,假一罚十
RCA
23+
DIP-16P
8650
受权代理!全新原装现货特价热卖!
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
HAR
23+
NA
20000
全新原装假一赔十