位置:CD74HC195PW > CD74HC195PW详情

CD74HC195PW中文资料

厂家型号

CD74HC195PW

文件大小

665.93Kbytes

页面数量

20

功能描述

High-Speed CMOS Logic 4-Bit Parallel Access Register

计数器移位寄存器 High Speed CMOS 4-Bit Prl Access Reg

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CD74HC195PW数据手册规格书PDF详情

Features

• Asynchronous Master Reset

• J, K, (D) Inputs to First Stage

• Fully Synchronous Serial or Parallel Data Transfer

• Shift Right and Parallel Load Capability

• Complementary Output From Last Stage

• Buffered Inputs

• Typical fMAX = 50MHz at VCC = 5V,

CL = 15pF, TA = 25oC

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30%of VCC at

VCC = 5V

Description

The device is useful in a wide variety of shifting, counting

and storage applications. It performs serial, parallel, serial to

parallel, or parallel to serial data transfers at very high

speeds.

The two modes of operation, shift right (Q0-Q1) and parallel

load, are controlled by the state of the Parallel Enable (PE)

input. Serial data enters the first flip-flop (Q0) via the J and K

inputs when the PE input is high, and is shifted one bit in the

direction Q0-Q1-Q2-Q3 following each Low to High clock

transition. The J and K inputs provide the flexibility of the JKtype

input for special applications and by tying the two pins

together, the simple D-type input for general applications.

The device appears as four common-clocked D flip-flops

when the PE input is Low. After the Low to High clock

transition, data on the parallel inputs (D0-D3) is transferred

to the respective Q0-Q3 outputs. Shift left operation (Q3-Q2)

can be achieved by tying the Qn outputs to the Dn-1 inputs

and holding the PE input low.

All parallel and serial data transfers are synchronous, occurring

after each Low to High clock transition. The ’HC195 series

utilizes edge triggering; therefore, there is no restriction on the

activity of the J, K, Pn and PE inputs for logic operations, other

than set-up and hold time requirements. A Low on the

asynchronous Master Reset (MR) input sets all Q outputs Low,

independent of any other input condition.

CD74HC195PW产品属性

  • 类型

    描述

  • 型号

    CD74HC195PW

  • 功能描述

    计数器移位寄存器 High Speed CMOS 4-Bit Prl Access Reg

  • RoHS

  • 制造商

    Texas Instruments

  • 计数顺序

    Serial to Serial/Parallel

  • 电路数量

    1

  • 封装/箱体

    SOIC-20 Wide

  • 输入线路数量

    1

  • 输出类型

    Open Drain

  • 传播延迟时间

    650 ns

  • 最大工作温度

    + 125 C

  • 最小工作温度

    - 40 C

  • 封装

    Reel

更新时间:2025-10-4 15:09:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
16-TSSOP
15000
TI现货商!原装正品!
TI(德州仪器)
24+
TSSOP16
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TexasInstruments
18+
IC4-BITACCESSREGISTER16T
6580
公司原装现货/欢迎来电咨询!
Texas Instruments
24+
16-TSSOP
56200
一级代理/放心采购
TI
25+
SSOP-16
900
就找我吧!--邀您体验愉快问购元件!
TI
22+
16TSSOP
9000
原厂渠道,现货配单
TI
23+
16TSSOP
9000
原装正品,支持实单
TI
2025+
TSSOP-16
3785
全新原厂原装产品、公司现货销售
Texas Instruments
23+
16-TSSOP
3500
只做原装,假一赔十
Texas Instruments(德州仪器)
24+
16-TSSOP (0.173, 4.40mm Width
690000
代理渠道/支持实单/只做原装

CD74HC195PWR 价格

参考价格:¥2.0156

型号:CD74HC195PWR 品牌:TI 备注:这里有CD74HC195PW多少钱,2025年最近7天走势,今日出价,今日竞价,CD74HC195PW批发/采购报价,CD74HC195PW行情走势销售排排榜,CD74HC195PW报价。