位置:CD74HC195 > CD74HC195详情

CD74HC195中文资料

厂家型号

CD74HC195

文件大小

665.93Kbytes

页面数量

20

功能描述

High-Speed CMOS Logic 4-Bit Parallel Access Register

计数器移位寄存器 High Speed CMOS 4-Bit Prl Access Reg

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CD74HC195数据手册规格书PDF详情

Features

• Asynchronous Master Reset

• J, K, (D) Inputs to First Stage

• Fully Synchronous Serial or Parallel Data Transfer

• Shift Right and Parallel Load Capability

• Complementary Output From Last Stage

• Buffered Inputs

• Typical fMAX = 50MHz at VCC = 5V,

CL = 15pF, TA = 25oC

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30%of VCC at

VCC = 5V

Description

The device is useful in a wide variety of shifting, counting

and storage applications. It performs serial, parallel, serial to

parallel, or parallel to serial data transfers at very high

speeds.

The two modes of operation, shift right (Q0-Q1) and parallel

load, are controlled by the state of the Parallel Enable (PE)

input. Serial data enters the first flip-flop (Q0) via the J and K

inputs when the PE input is high, and is shifted one bit in the

direction Q0-Q1-Q2-Q3 following each Low to High clock

transition. The J and K inputs provide the flexibility of the JKtype

input for special applications and by tying the two pins

together, the simple D-type input for general applications.

The device appears as four common-clocked D flip-flops

when the PE input is Low. After the Low to High clock

transition, data on the parallel inputs (D0-D3) is transferred

to the respective Q0-Q3 outputs. Shift left operation (Q3-Q2)

can be achieved by tying the Qn outputs to the Dn-1 inputs

and holding the PE input low.

All parallel and serial data transfers are synchronous, occurring

after each Low to High clock transition. The ’HC195 series

utilizes edge triggering; therefore, there is no restriction on the

activity of the J, K, Pn and PE inputs for logic operations, other

than set-up and hold time requirements. A Low on the

asynchronous Master Reset (MR) input sets all Q outputs Low,

independent of any other input condition.

CD74HC195产品属性

  • 类型

    描述

  • 型号

    CD74HC195

  • 功能描述

    计数器移位寄存器 High Speed CMOS 4-Bit Prl Access Reg

  • RoHS

  • 制造商

    Texas Instruments

  • 计数顺序

    Serial to Serial/Parallel

  • 电路数量

    1

  • 封装/箱体

    SOIC-20 Wide

  • 输入线路数量

    1

  • 输出类型

    Open Drain

  • 传播延迟时间

    650 ns

  • 最大工作温度

    + 125 C

  • 最小工作温度

    - 40 C

  • 封装

    Reel

更新时间:2025-10-4 15:08:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
SOP
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
TI
23+
16-TSSOP
15000
TI现货商!原装正品!
TI(德州仪器)
24+
PDIP16
924
只做原装,提供一站式配单服务,代工代料。BOM配单
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
24+
3680
HARRIS
23+
SOP8
5000
原装正品,假一罚十
TI
25+
SOP16
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
23+
16-SOIC
8650
受权代理!全新原装现货特价热卖!
TI
23+
16-TSSOP
65600
20+
36800
原装优势主营型号-可开原型号增税票

CD74HC195PWR 价格

参考价格:¥2.0156

型号:CD74HC195PWR 品牌:TI 备注:这里有CD74HC195多少钱,2025年最近7天走势,今日出价,今日竞价,CD74HC195批发/采购报价,CD74HC195行情走势销售排排榜,CD74HC195报价。