位置:CD54SLASH74HC192 > CD54SLASH74HC192详情
CD54SLASH74HC192中文资料
CD54SLASH74HC192数据手册规格书PDF详情
Features
• Synchronous Counting and Asynchronous
Loading
• Two Outputs for N-Bit Cascading
• Look-Ahead Carry for High-Speed Counting
• Fanout (Over Temperature Range)
- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
• Wide Operating Temperature Range . . . -55oC to 125oC
• Balanced Propagation Delay and Transition Times
• Significant Power Reduction Compared to LSTTL
Logic ICs
• HC Types
- 2V to 6V Operation
- High Noise Immunity: NIL = 30%, NIH = 30% of VCC
at VCC = 5V
• HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
VIL= 0.8V (Max), VIH = 2V (Min)
- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH
Description
The ’HC192, ’HC193 and ’HCT193 are asynchronously
presettable BCD Decade and Binary Up/Down synchronous
counters, respectively.
Presetting the counter to the number on the preset data inputs
(P0-P3) is accomplished by a LOW asynchronous parallel
load input (PL). The counter is incremented on the low-to-high
transition of the Clock-Up input (and a high level on the Clock-
Down input) and decremented on the low to high transition of
the Clock-Down input (and a high level on the Clock-up input).
A high level on the MR input overrides any other input to clear
the counter to its zero state. The Terminal Count up (carry)
goes low half a clock period before the zero count is reached
and returns to a high level at the zero count. The Terminal
Count Down (borrow) in the count down mode likewise goes
low half a clock period before the maximum count (9 in the
192 and 15 in the 193) and returns to high at the maximum
count. Cascading is effected by connecting the carry and
borrow outputs of a less significant counter to the Clock-Up
and Clock-Down inputs, respectively, of the next most
significant counter.
If a decade counter is preset to an illegal state or assumes an
illegal state when power is applied, it will return to the normal
sequence in one count as shown in state diagram.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SUMIDA |
22+ |
SMD |
8000 |
原装正品支持实单 |
|||
Sumida(胜美达) |
24+ |
SMD,5.2x5.8mm |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
24+ |
N/A |
69000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
Sumida America Components Inc. |
25+ |
非标准 |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
SUMIDA |
23+ |
SMD |
70000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
|||
SUMIDA |
2023+ |
5.0x5.8x4.5 |
48000 |
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站 |
CD54SLASH74HC192 资料下载更多...
CD54SLASH74HC192 芯片相关型号
- 1045512
- CD544AC651
- CD54SLASH74AC280
- CD54SLASH74AC646
- CD54SLASH74AC648
- CD54SLASH74AC651
- CD54SLASH74AC652
- CD54SLASH74ACT280
- CD54SLASH74ACT646
- CD54SLASH74ACT648
- CD54SLASH74ACT651
- CD54SLASH74ACT652
- CD54SLASH74HC123
- CD54SLASH74HC193
- CD54SLASH74HCT123
- CD54SLASH74HCT193
- HW-31-08
- HW-31-09
- HW-31-20
- LTPAN-142MA
- LTPAN-142MASLASHQ
- LTPAN-142MASLASHT
- LTPAN-142MFW
- LTPAN-142MFWSLASHQ
- LTPAN-142MFWSLASHT
- M9445SLASH044
- M9445SLASH045
- M9445SLASH046
- M9445SLASH047
- M9445SLASH063
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105